DocumentHdrVersion "1.1" Header (DocumentHdr version 2 dialect 11 dmPackageRefs [ (DmPackageRef library "ieee" unitName "std_logic_1164" ) (DmPackageRef library "ieee" unitName "numeric_std" ) ] instances [ (Instance name "I_tester" duLibraryName "Lcd_test" duName "lcdController_tester" elements [ (GiElement name "clockFrequency" type "real" value "clockFrequency" ) (GiElement name "asciiBitNb" type "positive" value "asciiBitNb" ) ] mwi 0 uid 175,0 ) (Instance name "I_dut" duLibraryName "Lcd" duName "lcdController" elements [ (GiElement name "baudRateDivide" type "integer" value "baudRateDivide" ) (GiElement name "asciiBitNb" type "positive" value "asciiBitNb" ) ] mwi 0 uid 3514,0 ) ] libraryRefs [ "ieee" ] ) version "32.1" appVersion "2019.2 (Build 5)" noEmbeddedEditors 1 model (BlockDiag VExpander (VariableExpander vvMap [ (vvPair variable " " value " " ) (vvPair variable "HDLDir" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hdl" ) (vvPair variable "HDSDir" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds" ) (vvPair variable "SideDataDesignDir" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcd@controller_tb\\struct.bd.info" ) (vvPair variable "SideDataUserDir" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcd@controller_tb\\struct.bd.user" ) (vvPair variable "SourceDir" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds" ) (vvPair variable "appl" value "HDL Designer" ) (vvPair variable "arch_name" value "struct" ) (vvPair variable "concat_file" value "concatenated" ) (vvPair variable "config" value "%(unit)_%(view)_config" ) (vvPair variable "d" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcd@controller_tb" ) (vvPair variable "d_logical" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcdController_tb" ) (vvPair variable "date" value "11.11.2019" ) (vvPair variable "day" value "Mon" ) (vvPair variable "day_long" value "Monday" ) (vvPair variable "dd" value "11" ) (vvPair variable "designName" value "$DESIGN_NAME" ) (vvPair variable "entity_name" value "lcdController_tb" ) (vvPair variable "ext" value "" ) (vvPair variable "f" value "struct.bd" ) (vvPair variable "f_logical" value "struct.bd" ) (vvPair variable "f_noext" value "struct" ) (vvPair variable "graphical_source_author" value "silvan.zahno" ) (vvPair variable "graphical_source_date" value "11.11.2019" ) (vvPair variable "graphical_source_group" value "UNKNOWN" ) (vvPair variable "graphical_source_host" value "WE6996" ) (vvPair variable "graphical_source_time" value "07:37:47" ) (vvPair variable "group" value "UNKNOWN" ) (vvPair variable "host" value "WE6996" ) (vvPair variable "language" value "VHDL" ) (vvPair variable "library" value "Lcd_test" ) (vvPair variable "library_downstream_Concatenation" value "$HDS_PROJECT_DIR/../libs/SPI_test/concat" ) (vvPair variable "library_downstream_ModelSimCompiler" value "$SCRATCH_DIR/ElN/Libraries/Lcd_test/work" ) (vvPair variable "mm" value "11" ) (vvPair variable "module_name" value "lcdController_tb" ) (vvPair variable "month" value "Nov" ) (vvPair variable "month_long" value "November" ) (vvPair variable "p" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcd@controller_tb\\struct.bd" ) (vvPair variable "p_logical" value "C:\\work\\git\\Education\\eln\\labo\\solution\\eln_labs\\Libs\\Lcd_test\\hds\\lcdController_tb\\struct.bd" ) (vvPair variable "package_name" value "" ) (vvPair variable "project_name" value "hds" ) (vvPair variable "series" value "HDL Designer Series" ) (vvPair variable "task_ADMS" value "" ) (vvPair variable "task_ActelPath" value "D:\\Projects\\Trypano\\ControlBoard\\IglooTester\\Board\\actel\\boardTester" ) (vvPair variable "task_DesignCompilerPath" value "" ) (vvPair variable "task_HDSPath" value "$HDS_HOME" ) (vvPair variable "task_ISEBinPath" value "$ISE_HOME" ) (vvPair variable "task_ISEPath" value "$SCRATCH_DIR\\BoardTester\\Board\\ise" ) (vvPair variable "task_LeonardoPath" value "" ) (vvPair variable "task_ModelSimPath" value "$MODELSIM_HOME/modeltech/bin" ) (vvPair variable "task_NC" value "" ) (vvPair variable "task_NC-SimPath" value "" ) (vvPair variable "task_PrecisionRTLPath" value "" ) (vvPair variable "task_QuestaSimPath" value "" ) (vvPair variable "task_VCSPath" value "" ) (vvPair variable "this_ext" value "bd" ) (vvPair variable "this_file" value "struct" ) (vvPair variable "this_file_logical" value "struct" ) (vvPair variable "time" value "07:37:47" ) (vvPair variable "unit" value "lcdController_tb" ) (vvPair variable "user" value "silvan.zahno" ) (vvPair variable "version" value "2019.2 (Build 5)" ) (vvPair variable "view" value "struct" ) (vvPair variable "year" value "2019" ) (vvPair variable "yy" value "19" ) ] ) LanguageMgr "Vhdl2008LangMgr" uid 20,0 optionalChildren [ *1 (Grouping uid 77,0 optionalChildren [ *2 (CommentText uid 79,0 shape (Rectangle uid 80,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "78000,58000,97000,60000" ) oxt "45000,22000,64000,24000" text (MLText uid 81,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "78200,58400,93600,59600" st " " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 18600 ) position 1 ignorePrefs 1 ) *3 (CommentText uid 82,0 shape (Rectangle uid 83,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "46000,58000,72000,60000" ) oxt "13000,22000,39000,24000" text (MLText uid 84,0 va (VaSet fg "32768,0,0" font "Verdana,12,1" ) xt "52150,58300,65850,59700" st " " ju 0 tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 25600 ) position 1 ignorePrefs 1 ) *4 (CommentText uid 85,0 shape (Rectangle uid 86,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "51000,64000,72000,66000" ) oxt "18000,28000,39000,30000" text (MLText uid 87,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "51200,64400,69600,65600" st " by %user on %dd %month %year " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 20600 ) position 1 ignorePrefs 1 ) *5 (CommentText uid 88,0 shape (Rectangle uid 89,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "72000,58000,78000,60000" ) oxt "39000,22000,45000,24000" text (MLText uid 90,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "72200,58400,76900,59600" st " Project: " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 5600 ) position 1 ignorePrefs 1 ) *6 (CommentText uid 91,0 shape (Rectangle uid 92,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "51000,60000,72000,62000" ) oxt "18000,24000,39000,26000" text (MLText uid 93,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "51200,60400,66400,61600" st " " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 20600 ) position 1 ignorePrefs 1 ) *7 (CommentText uid 94,0 shape (Rectangle uid 95,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "46000,60000,51000,62000" ) oxt "13000,24000,18000,26000" text (MLText uid 96,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "46200,60400,49600,61600" st " Title: " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 4600 ) position 1 ignorePrefs 1 ) *8 (CommentText uid 97,0 shape (Rectangle uid 98,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "46000,62000,51000,64000" ) oxt "13000,26000,18000,28000" text (MLText uid 99,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "46200,62400,49600,63600" st " Path: " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 4600 ) position 1 ignorePrefs 1 ) *9 (CommentText uid 100,0 shape (Rectangle uid 101,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "72000,60000,97000,66000" ) oxt "39000,24000,64000,30000" text (MLText uid 102,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "72200,60200,86300,61400" st " " tm "CommentText" wrapOption 3 visibleHeight 5600 visibleWidth 24600 ) ignorePrefs 1 ) *10 (CommentText uid 103,0 shape (Rectangle uid 104,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "51000,62000,72000,64000" ) oxt "18000,26000,39000,28000" text (MLText uid 105,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "51200,62400,61100,63600" st " %library/%unit/%view " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 20600 ) position 1 ignorePrefs 1 ) *11 (CommentText uid 106,0 shape (Rectangle uid 107,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "46000,64000,51000,66000" ) oxt "13000,28000,18000,30000" text (MLText uid 108,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "46200,64400,50500,65600" st " Edited: " tm "CommentText" wrapOption 3 visibleHeight 1600 visibleWidth 4600 ) position 1 ignorePrefs 1 ) ] shape (GroupingShape uid 78,0 va (VaSet vasetType 1 fg "65535,65535,65535" lineStyle 2 lineWidth 1 ) xt "46000,58000,97000,66000" ) oxt "13000,22000,64000,30000" ) *12 (Blk uid 175,0 shape (Rectangle uid 176,0 va (VaSet vasetType 1 fg "39936,56832,65280" lineColor "0,0,32768" lineWidth 2 ) xt "25000,40000,81000,48000" ) oxt "24000,40000,84000,48000" ttg (MlTextGroup uid 177,0 ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *13 (Text uid 178,0 va (VaSet font "Verdana,9,1" ) xt "25300,48500,29300,49400" st "Lcd_test" blo "25300,49200" tm "BdLibraryNameMgr" ) *14 (Text uid 179,0 va (VaSet font "Verdana,9,1" ) xt "25300,49700,35800,50600" st "lcdController_tester" blo "25300,50400" tm "BlkNameMgr" ) *15 (Text uid 180,0 va (VaSet font "Verdana,9,1" ) xt "25300,50900,29300,51800" st "I_tester" blo "25300,51600" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation uid 181,0 ps "EdgeToEdgeStrategy" matrix (Matrix uid 182,0 text (MLText uid 183,0 va (VaSet ) xt "25000,52600,51200,55000" st "clockFrequency = clockFrequency ( real ) asciiBitNb = asciiBitNb ( positive ) " ) header "" ) elements [ (GiElement name "clockFrequency" type "real" value "clockFrequency" ) (GiElement name "asciiBitNb" type "positive" value "asciiBitNb" ) ] ) viewicon (ZoomableIcon uid 184,0 sl 0 va (VaSet vasetType 1 fg "49152,49152,49152" ) xt "25250,46250,26750,47750" iconName "VhdlFileViewIcon.png" iconMaskName "VhdlFileViewIcon.msk" ftype 10 ) viewiconposition 0 ) *16 (Net uid 2316,0 decl (Decl n "reset" t "std_ulogic" o 9 suid 37,0 ) declText (MLText uid 2317,0 va (VaSet font "Verdana,8,0" ) xt "2000,22600,13700,23600" st "SIGNAL reset : std_ulogic" ) ) *17 (Net uid 2324,0 decl (Decl n "clock" t "std_ulogic" o 8 suid 38,0 ) declText (MLText uid 2325,0 va (VaSet font "Verdana,8,0" ) xt "2000,21600,13700,22600" st "SIGNAL clock : std_ulogic" ) ) *18 (Net uid 3041,0 decl (Decl n "CS1_n" t "std_ulogic" o 2 suid 47,0 ) declText (MLText uid 3042,0 va (VaSet font "Verdana,8,0" ) xt "2000,15600,14300,16600" st "SIGNAL CS1_n : std_ulogic" ) ) *19 (Net uid 3049,0 decl (Decl n "RST_n" t "std_ulogic" o 3 suid 48,0 ) declText (MLText uid 3050,0 va (VaSet font "Verdana,8,0" ) xt "2000,16600,14300,17600" st "SIGNAL RST_n : std_ulogic" ) ) *20 (Net uid 3057,0 decl (Decl n "A0" t "std_ulogic" o 1 suid 49,0 ) declText (MLText uid 3058,0 va (VaSet font "Verdana,8,0" ) xt "2000,14600,13600,15600" st "SIGNAL A0 : std_ulogic" ) ) *21 (Net uid 3065,0 decl (Decl n "SCL" t "std_ulogic" o 4 suid 50,0 ) declText (MLText uid 3066,0 va (VaSet font "Verdana,8,0" ) xt "2000,17600,13800,18600" st "SIGNAL SCL : std_ulogic" ) ) *22 (Net uid 3073,0 decl (Decl n "SI" t "std_ulogic" o 5 suid 51,0 ) declText (MLText uid 3074,0 va (VaSet font "Verdana,8,0" ) xt "2000,18600,13400,19600" st "SIGNAL SI : std_ulogic" ) ) *23 (Net uid 3199,0 decl (Decl n "send" t "std_ulogic" o 10 suid 53,0 ) declText (MLText uid 3200,0 va (VaSet font "Verdana,8,0" ) xt "2000,23600,13900,24600" st "SIGNAL send : std_ulogic" ) ) *24 (Net uid 3207,0 decl (Decl n "ascii" t "std_ulogic_vector" b "(asciiBitNb-1 downto 0)" o 6 suid 54,0 ) declText (MLText uid 3208,0 va (VaSet font "Verdana,8,0" ) xt "2000,19600,26500,20600" st "SIGNAL ascii : std_ulogic_vector(asciiBitNb-1 downto 0)" ) ) *25 (Net uid 3414,0 decl (Decl n "busy" t "std_ulogic" o 7 suid 55,0 ) declText (MLText uid 3415,0 va (VaSet font "Verdana,8,0" ) xt "2000,20600,13900,21600" st "SIGNAL busy : std_ulogic" ) ) *26 (SaComponent uid 3514,0 optionalChildren [ *27 (CptPort uid 3474,0 ps "OnEdgeStrategy" shape (Triangle uid 3475,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "44250,27625,45000,28375" ) tg (CPTG uid 3476,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 3477,0 va (VaSet ) xt "46000,27400,48500,28300" st "clock" blo "46000,28100" ) ) thePort (LogicalPort decl (Decl n "clock" t "std_ulogic" o 7 suid 1,0 ) ) ) *28 (CptPort uid 3478,0 ps "OnEdgeStrategy" shape (Triangle uid 3479,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "44250,29625,45000,30375" ) tg (CPTG uid 3480,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 3481,0 va (VaSet ) xt "46000,29400,48500,30300" st "reset" blo "46000,30100" ) ) thePort (LogicalPort decl (Decl n "reset" t "std_ulogic" o 1 suid 2,0 ) ) ) *29 (CptPort uid 3482,0 ps "OnEdgeStrategy" shape (Triangle uid 3483,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "61000,19625,61750,20375" ) tg (CPTG uid 3484,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 3485,0 va (VaSet ) xt "59000,19400,60000,20300" st "SI" ju 2 blo "60000,20100" ) ) thePort (LogicalPort m 1 decl (Decl n "SI" t "std_ulogic" o 2 suid 3,0 ) ) ) *30 (CptPort uid 3486,0 ps "OnEdgeStrategy" shape (Triangle uid 3487,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "61000,21625,61750,22375" ) tg (CPTG uid 3488,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 3489,0 va (VaSet ) xt "58500,21400,60000,22300" st "SCL" ju 2 blo "60000,22100" ) ) thePort (LogicalPort m 1 decl (Decl n "SCL" t "std_ulogic" o 3 suid 4,0 ) ) ) *31 (CptPort uid 3490,0 ps "OnEdgeStrategy" shape (Triangle uid 3491,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "61000,23625,61750,24375" ) tg (CPTG uid 3492,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 3493,0 va (VaSet ) xt "59000,23400,60000,24300" st "A0" ju 2 blo "60000,24100" ) ) thePort (LogicalPort m 1 decl (Decl n "A0" t "std_ulogic" o 4 suid 5,0 ) ) ) *32 (CptPort uid 3494,0 ps "OnEdgeStrategy" shape (Triangle uid 3495,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "44250,19625,45000,20375" ) tg (CPTG uid 3496,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 3497,0 va (VaSet ) xt "46000,19400,48500,20300" st "ascii" blo "46000,20100" ) ) thePort (LogicalPort decl (Decl n "ascii" t "std_ulogic_vector" b "(asciiBitNb-1 downto 0)" o 8 suid 11,0 ) ) ) *33 (CptPort uid 3498,0 ps "OnEdgeStrategy" shape (Triangle uid 3499,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "44250,21625,45000,22375" ) tg (CPTG uid 3500,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 3501,0 va (VaSet ) xt "46000,21400,48000,22300" st "send" blo "46000,22100" ) ) thePort (LogicalPort decl (Decl n "send" t "std_ulogic" o 9 suid 21,0 ) ) ) *34 (CptPort uid 3502,0 ps "OnEdgeStrategy" shape (Triangle uid 3503,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "61000,27625,61750,28375" ) tg (CPTG uid 3504,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 3505,0 va (VaSet ) xt "57500,27400,60000,28300" st "CS1_n" ju 2 blo "60000,28100" ) ) thePort (LogicalPort m 1 decl (Decl n "CS1_n" t "std_ulogic" o 5 suid 27,0 ) ) ) *35 (CptPort uid 3506,0 ps "OnEdgeStrategy" shape (Triangle uid 3507,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "61000,25625,61750,26375" ) tg (CPTG uid 3508,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 3509,0 va (VaSet ) xt "57500,25400,60000,26300" st "RST_n" ju 2 blo "60000,26100" ) ) thePort (LogicalPort m 1 decl (Decl n "RST_n" t "std_ulogic" o 6 suid 28,0 ) ) ) *36 (CptPort uid 3510,0 ps "OnEdgeStrategy" shape (Triangle uid 3511,0 ro 270 va (VaSet vasetType 1 fg "0,65535,0" ) xt "44250,23625,45000,24375" ) tg (CPTG uid 3512,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 3513,0 va (VaSet ) xt "46000,23400,48000,24300" st "busy" blo "46000,24100" ) ) thePort (LogicalPort m 1 decl (Decl n "busy" t "std_ulogic" o 10 suid 29,0 ) ) ) ] shape (Rectangle uid 3515,0 va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "45000,16000,61000,32000" ) oxt "8000,12000,24000,28000" ttg (MlTextGroup uid 3516,0 ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *37 (Text uid 3517,0 va (VaSet font "Verdana,9,1" ) xt "45600,31800,47100,32700" st "Lcd" blo "45600,32500" tm "BdLibraryNameMgr" ) *38 (Text uid 3518,0 va (VaSet font "Verdana,9,1" ) xt "45600,33000,52600,33900" st "lcdController" blo "45600,33700" tm "CptNameMgr" ) *39 (Text uid 3519,0 va (VaSet font "Verdana,9,1" ) xt "45600,34200,48100,35100" st "I_dut" blo "45600,34900" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation uid 3520,0 ps "EdgeToEdgeStrategy" matrix (Matrix uid 3521,0 text (MLText uid 3522,0 va (VaSet font "Verdana,8,0" ) xt "45000,35800,67400,37800" st "baudRateDivide = baudRateDivide ( integer ) asciiBitNb = asciiBitNb ( positive ) " ) header "" ) elements [ (GiElement name "baudRateDivide" type "integer" value "baudRateDivide" ) (GiElement name "asciiBitNb" type "positive" value "asciiBitNb" ) ] ) viewicon (ZoomableIcon uid 3523,0 sl 0 va (VaSet vasetType 1 fg "49152,49152,49152" ) xt "45250,30250,46750,31750" iconName "BlockDiagram.png" iconMaskName "BlockDiagram.msk" ftype 1 ) ordering 1 viewiconposition 0 portVis (PortSigDisplay sTC 0 ) archFileType "UNKNOWN" ) *40 (Wire uid 2318,0 shape (OrthoPolyLine uid 2319,0 va (VaSet vasetType 3 ) xt "43000,30000,44250,40000" pts [ "44250,30000" "43000,30000" "43000,40000" ] ) start &28 end &12 sat 32 eat 2 stc 0 st 0 sf 1 si 0 tg (WTG uid 2322,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 2323,0 va (VaSet font "Verdana,12,0" ) xt "41250,28600,45350,30000" st "reset" blo "41250,29800" tm "WireNameMgr" ) ) on &16 ) *41 (Wire uid 2326,0 shape (OrthoPolyLine uid 2327,0 va (VaSet vasetType 3 ) xt "41000,28000,44250,40000" pts [ "44250,28000" "41000,28000" "41000,40000" ] ) start &27 end &12 sat 32 eat 2 stc 0 st 0 sf 1 si 0 tg (WTG uid 2330,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 2331,0 va (VaSet font "Verdana,12,0" ) xt "41250,26600,45050,28000" st "clock" blo "41250,27800" tm "WireNameMgr" ) ) on &17 ) *42 (Wire uid 3043,0 shape (OrthoPolyLine uid 3044,0 va (VaSet vasetType 3 ) xt "61750,28000,65000,40000" pts [ "61750,28000" "65000,28000" "65000,40000" ] ) start &34 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3047,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3048,0 va (VaSet font "Verdana,12,0" ) xt "63750,26600,68650,28000" st "CS1_n" blo "63750,27800" tm "WireNameMgr" ) ) on &18 ) *43 (Wire uid 3051,0 shape (OrthoPolyLine uid 3052,0 va (VaSet vasetType 3 ) xt "61750,26000,67000,40000" pts [ "61750,26000" "67000,26000" "67000,40000" ] ) start &35 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3055,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3056,0 va (VaSet font "Verdana,12,0" ) xt "63750,24600,68450,26000" st "RST_n" blo "63750,25800" tm "WireNameMgr" ) ) on &19 ) *44 (Wire uid 3059,0 shape (OrthoPolyLine uid 3060,0 va (VaSet vasetType 3 ) xt "61750,24000,69000,40000" pts [ "61750,24000" "69000,24000" "69000,40000" ] ) start &31 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3063,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3064,0 va (VaSet font "Verdana,12,0" ) xt "63750,22600,66150,24000" st "A0" blo "63750,23800" tm "WireNameMgr" ) ) on &20 ) *45 (Wire uid 3067,0 shape (OrthoPolyLine uid 3068,0 va (VaSet vasetType 3 ) xt "61750,22000,71000,40000" pts [ "61750,22000" "71000,22000" "71000,40000" ] ) start &30 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3071,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3072,0 va (VaSet font "Verdana,12,0" ) xt "63750,20600,66950,22000" st "SCL" blo "63750,21800" tm "WireNameMgr" ) ) on &21 ) *46 (Wire uid 3075,0 shape (OrthoPolyLine uid 3076,0 va (VaSet vasetType 3 ) xt "61750,20000,73000,40000" pts [ "61750,20000" "73000,20000" "73000,40000" ] ) start &29 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3079,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3080,0 va (VaSet font "Verdana,12,0" ) xt "63750,18600,65850,20000" st "SI" blo "63750,19800" tm "WireNameMgr" ) ) on &22 ) *47 (Wire uid 3201,0 shape (OrthoPolyLine uid 3202,0 va (VaSet vasetType 3 ) xt "35000,22000,44250,40000" pts [ "44250,22000" "35000,22000" "35000,40000" ] ) start &33 end &12 sat 32 eat 2 stc 0 st 0 sf 1 si 0 tg (WTG uid 3205,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3206,0 va (VaSet font "Verdana,12,0" ) xt "39250,20600,43150,22000" st "send" blo "39250,21800" tm "WireNameMgr" ) ) on &23 ) *48 (Wire uid 3209,0 shape (OrthoPolyLine uid 3210,0 va (VaSet vasetType 3 lineWidth 2 ) xt "33000,20000,44250,40000" pts [ "44250,20000" "33000,20000" "33000,40000" ] ) start &32 end &12 sat 32 eat 2 sty 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3213,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3214,0 va (VaSet font "Verdana,12,0" ) xt "39250,18600,42750,20000" st "ascii" blo "39250,19800" tm "WireNameMgr" ) ) on &24 ) *49 (Wire uid 3416,0 shape (OrthoPolyLine uid 3417,0 va (VaSet vasetType 3 ) xt "37000,24000,44250,40000" pts [ "44250,24000" "37000,24000" "37000,40000" ] ) start &36 end &12 sat 32 eat 1 stc 0 st 0 sf 1 si 0 tg (WTG uid 3420,0 ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text uid 3421,0 va (VaSet font "Verdana,12,0" ) xt "39250,22600,43050,24000" st "busy" blo "39250,23800" tm "WireNameMgr" ) ) on &25 ) ] bg "65535,65535,65535" grid (Grid origin "0,0" isVisible 1 isActive 1 xSpacing 1000 xySpacing 1000 xShown 1 yShown 1 color "26368,26368,26368" ) packageList *50 (PackageList uid 9,0 stg "VerticalLayoutStrategy" textVec [ *51 (Text uid 10,0 va (VaSet font "Verdana,9,1" ) xt "0,0,6500,900" st "Package List" blo "0,700" ) *52 (MLText uid 11,0 va (VaSet ) xt "0,1200,17500,4800" st "LIBRARY ieee; USE ieee.std_logic_1164.all; USE ieee.numeric_std.all;" tm "PackageList" ) ] ) compDirBlock (MlTextGroup uid 12,0 stg "VerticalLayoutStrategy" textVec [ *53 (Text uid 13,0 va (VaSet isHidden 1 font "Verdana,8,1" ) xt "20000,0,30000,900" st "Compiler Directives" blo "20000,700" ) *54 (Text uid 14,0 va (VaSet isHidden 1 font "Verdana,8,1" ) xt "20000,1000,31500,1900" st "Pre-module directives:" blo "20000,1700" ) *55 (MLText uid 15,0 va (VaSet isHidden 1 ) xt "20000,2000,32100,4400" st "`resetall `timescale 1ns/10ps" tm "BdCompilerDirectivesTextMgr" ) *56 (Text uid 16,0 va (VaSet isHidden 1 font "Verdana,8,1" ) xt "20000,4000,32000,4900" st "Post-module directives:" blo "20000,4700" ) *57 (MLText uid 17,0 va (VaSet isHidden 1 ) xt "20000,0,20000,0" tm "BdCompilerDirectivesTextMgr" ) *58 (Text uid 18,0 va (VaSet isHidden 1 font "Verdana,8,1" ) xt "20000,5000,31500,5900" st "End-module directives:" blo "20000,5700" ) *59 (MLText uid 19,0 va (VaSet isHidden 1 ) xt "20000,6000,20000,6000" tm "BdCompilerDirectivesTextMgr" ) ] associable 1 ) windowSize "223,58,1277,917" viewArea "-1379,-1379,99073,68805" cachedDiagramExtent "0,0,97000,66000" pageSetupInfo (PageSetupInfo ptrCmd "" toPrinter 1 xMargin 48 yMargin 48 paperWidth 761 paperHeight 1077 unixPaperWidth 595 unixPaperHeight 842 windowsPaperWidth 761 windowsPaperHeight 1077 paperType "A4" unixPaperName "A4 (210mm x 297mm)" windowsPaperName "A4" windowsPaperType 9 scale 75 exportedDirectories [ "$HDS_PROJECT_DIR/HTMLExport" ] boundaryWidth 0 ) hasePageBreakOrigin 1 pageBreakOrigin "0,0" lastUid 3738,0 defaultCommentText (CommentText shape (Rectangle layer 0 va (VaSet vasetType 1 fg "65280,65280,46080" lineColor "0,0,32768" ) xt "0,0,15000,5000" ) text (MLText va (VaSet fg "0,0,32768" ) xt "200,200,3200,1400" st " Text " tm "CommentText" wrapOption 3 visibleHeight 4600 visibleWidth 14600 ) ) defaultRequirementText (RequirementText shape (ZoomableIcon layer 0 va (VaSet vasetType 1 fg "59904,39936,65280" lineColor "0,0,32768" ) xt "0,0,1500,1750" iconName "reqTracerRequirement.bmp" iconMaskName "reqTracerRequirement.msk" ) autoResize 1 text (MLText va (VaSet fg "0,0,32768" font "Verdana,8,0" ) xt "450,2150,1450,3150" st " Text " tm "RequirementText" wrapOption 3 visibleHeight 1350 visibleWidth 1100 ) ) defaultPanel (Panel shape (RectFrame va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "32768,0,0" lineWidth 2 ) xt "0,0,20000,20000" ) title (TextAssociate ps "TopLeftStrategy" text (Text va (VaSet font "Verdana,9,1" ) xt "400,900,4400,2100" st "Panel0" blo "400,1900" tm "PanelText" ) ) ) defaultBlk (Blk shape (Rectangle va (VaSet vasetType 1 fg "39936,56832,65280" lineColor "0,0,32768" lineWidth 2 ) xt "0,0,8000,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *60 (Text va (VaSet font "Verdana,9,1" ) xt "2200,3500,7600,4700" st "" blo "2200,4500" tm "BdLibraryNameMgr" ) *61 (Text va (VaSet font "Verdana,9,1" ) xt "2200,4700,7000,5900" st "" blo "2200,5700" tm "BlkNameMgr" ) *62 (Text va (VaSet font "Verdana,9,1" ) xt "2200,5900,4500,7100" st "I_0" blo "2200,6900" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation ps "EdgeToEdgeStrategy" matrix (Matrix text (MLText va (VaSet ) xt "2200,13500,2200,13500" ) header "" ) elements [ ] ) viewicon (ZoomableIcon sl 0 va (VaSet vasetType 1 fg "49152,49152,49152" ) xt "0,0,1500,1500" iconName "UnknownFile.png" iconMaskName "UnknownFile.msk" ) viewiconposition 0 ) defaultMWComponent (MWC shape (Rectangle va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "0,0,8000,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *63 (Text va (VaSet font "Verdana,12,1" ) xt "550,3500,6250,4900" st "Library" blo "550,4700" ) *64 (Text va (VaSet font "Verdana,12,1" ) xt "550,4900,12250,6300" st "MWComponent" blo "550,6100" ) *65 (Text va (VaSet font "Verdana,12,1" ) xt "550,6300,3850,7700" st "I_0" blo "550,7500" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation ps "EdgeToEdgeStrategy" matrix (Matrix text (MLText va (VaSet font "Verdana,8,0" ) xt "-6450,1500,-6450,1500" ) header "" ) elements [ ] ) portVis (PortSigDisplay ) prms (Property pclass "params" pname "params" ptn "String" ) visOptions (mwParamsVisibilityOptions ) ) defaultSaComponent (SaComponent shape (Rectangle va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "0,0,8000,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *66 (Text va (VaSet font "Verdana,12,1" ) xt "900,3500,6600,4900" st "Library" blo "900,4700" tm "BdLibraryNameMgr" ) *67 (Text va (VaSet font "Verdana,12,1" ) xt "900,4900,11800,6300" st "SaComponent" blo "900,6100" tm "CptNameMgr" ) *68 (Text va (VaSet font "Verdana,12,1" ) xt "900,6300,4200,7700" st "I_0" blo "900,7500" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation ps "EdgeToEdgeStrategy" matrix (Matrix text (MLText va (VaSet ) xt "-6100,1500,-6100,1500" ) header "" ) elements [ ] ) viewicon (ZoomableIcon sl 0 va (VaSet vasetType 1 fg "49152,49152,49152" ) xt "0,0,1500,1500" iconName "UnknownFile.png" iconMaskName "UnknownFile.msk" ) viewiconposition 0 portVis (PortSigDisplay ) archFileType "UNKNOWN" ) defaultVhdlComponent (VhdlComponent shape (Rectangle va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "0,0,8000,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *69 (Text va (VaSet font "Verdana,12,1" ) xt "500,3500,6200,4900" st "Library" blo "500,4700" ) *70 (Text va (VaSet font "Verdana,12,1" ) xt "500,4900,12600,6300" st "VhdlComponent" blo "500,6100" ) *71 (Text va (VaSet font "Verdana,12,1" ) xt "500,6300,3800,7700" st "I_0" blo "500,7500" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation ps "EdgeToEdgeStrategy" matrix (Matrix text (MLText va (VaSet ) xt "-6500,1500,-6500,1500" ) header "" ) elements [ ] ) portVis (PortSigDisplay ) entityPath "" archName "" archPath "" ) defaultVerilogComponent (VerilogComponent shape (Rectangle va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "-450,0,8450,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *72 (Text va (VaSet font "Verdana,12,1" ) xt "50,3500,5750,4900" st "Library" blo "50,4700" ) *73 (Text va (VaSet font "Verdana,12,1" ) xt "50,4900,13950,6300" st "VerilogComponent" blo "50,6100" ) *74 (Text va (VaSet font "Verdana,12,1" ) xt "50,6300,3350,7700" st "I_0" blo "50,7500" tm "InstanceNameMgr" ) ] ) ga (GenericAssociation ps "EdgeToEdgeStrategy" matrix (Matrix text (MLText va (VaSet ) xt "-6950,1500,-6950,1500" ) header "" ) elements [ ] ) entityPath "" ) defaultHdlText (HdlText shape (Rectangle va (VaSet vasetType 1 fg "65535,65535,37120" lineColor "0,0,32768" lineWidth 2 ) xt "0,0,8000,10000" ) ttg (MlTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *75 (Text va (VaSet font "Verdana,9,1" ) xt "3150,4000,5550,5200" st "eb1" blo "3150,5000" tm "HdlTextNameMgr" ) *76 (Text va (VaSet font "Verdana,9,1" ) xt "3150,5200,4350,6400" st "1" blo "3150,6200" tm "HdlTextNumberMgr" ) ] ) viewicon (ZoomableIcon sl 0 va (VaSet vasetType 1 fg "49152,49152,49152" ) xt "0,0,1500,1500" iconName "UnknownFile.png" iconMaskName "UnknownFile.msk" ) viewiconposition 0 ) defaultEmbeddedText (EmbeddedText commentText (CommentText ps "CenterOffsetStrategy" shape (Rectangle va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "0,0,32768" lineWidth 2 ) xt "0,0,18000,5000" ) text (MLText va (VaSet font "Courier,9,0" ) xt "200,200,4200,1500" st " Text " tm "HdlTextMgr" wrapOption 3 visibleHeight 4600 visibleWidth 17600 ) ) ) defaultGlobalConnector (GlobalConnector shape (Circle va (VaSet vasetType 1 fg "65535,65535,0" ) xt "-1000,-1000,1000,1000" radius 1000 ) name (Text va (VaSet font "Verdana,9,1" ) xt "-650,-600,650,600" st "G" blo "-650,400" ) ) defaultRipper (Ripper ps "OnConnectorStrategy" shape (Line2D pts [ "0,0" "1000,1000" ] va (VaSet vasetType 1 ) xt "0,0,1000,1000" ) ) defaultBdJunction (BdJunction ps "OnConnectorStrategy" shape (Circle va (VaSet vasetType 1 ) xt "-400,-400,400,400" radius 400 ) ) defaultPortIoIn (PortIoIn shape (CompositeShape va (VaSet vasetType 1 fg "0,0,32768" ) optionalChildren [ (Pentagon sl 0 ro 270 xt "-2000,-375,-500,375" ) (Line sl 0 ro 270 xt "-500,0,0,0" pts [ "-500,0" "0,0" ] ) ] ) stc 0 sf 1 tg (WTG ps "PortIoTextPlaceStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet isHidden 1 font "Verdana,12,0" ) xt "-1375,-1000,-1375,-1000" ju 2 blo "-1375,-1000" tm "WireNameMgr" ) ) ) defaultPortIoOut (PortIoOut shape (CompositeShape va (VaSet vasetType 1 fg "0,0,32768" ) optionalChildren [ (Pentagon sl 0 ro 270 xt "500,-375,2000,375" ) (Line sl 0 ro 270 xt "0,0,500,0" pts [ "0,0" "500,0" ] ) ] ) stc 0 sf 1 tg (WTG ps "PortIoTextPlaceStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet isHidden 1 font "Verdana,12,0" ) xt "625,-1000,625,-1000" blo "625,-1000" tm "WireNameMgr" ) ) ) defaultPortIoInOut (PortIoInOut shape (CompositeShape va (VaSet vasetType 1 fg "0,0,32768" ) optionalChildren [ (Hexagon sl 0 xt "500,-375,2000,375" ) (Line sl 0 xt "0,0,500,0" pts [ "0,0" "500,0" ] ) ] ) stc 0 sf 1 tg (WTG ps "PortIoTextPlaceStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet isHidden 1 font "Verdana,12,0" ) xt "0,-375,0,-375" blo "0,-375" tm "WireNameMgr" ) ) ) defaultPortIoBuffer (PortIoBuffer shape (CompositeShape va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "0,0,32768" ) optionalChildren [ (Hexagon sl 0 xt "500,-375,2000,375" ) (Line sl 0 xt "0,0,500,0" pts [ "0,0" "500,0" ] ) ] ) stc 0 sf 1 tg (WTG ps "PortIoTextPlaceStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet isHidden 1 font "Verdana,12,0" ) xt "0,-375,0,-375" blo "0,-375" tm "WireNameMgr" ) ) ) defaultSignal (Wire shape (OrthoPolyLine va (VaSet vasetType 3 ) pts [ "0,0" "0,0" ] ) ss 0 es 0 sat 32 eat 32 stc 0 st 0 sf 1 si 0 tg (WTG ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet font "Verdana,12,0" ) xt "0,-400,3400,1000" st "sig0" blo "0,800" tm "WireNameMgr" ) ) ) defaultBus (Wire shape (OrthoPolyLine va (VaSet vasetType 3 lineWidth 2 ) pts [ "0,0" "0,0" ] ) ss 0 es 0 sat 32 eat 32 sty 1 stc 0 st 0 sf 1 si 0 tg (WTG ps "ConnStartEndStrategy" stg "STSignalDisplayStrategy" f (Text va (VaSet font "Verdana,12,0" ) xt "0,-400,4700,1000" st "dbus0" blo "0,800" tm "WireNameMgr" ) ) ) defaultBundle (Bundle shape (OrthoPolyLine va (VaSet vasetType 3 lineColor "32768,0,0" lineWidth 2 ) pts [ "0,0" "0,0" ] ) ss 0 es 0 sat 32 eat 32 textGroup (BiTextGroup ps "ConnStartEndStrategy" stg "VerticalLayoutStrategy" first (Text va (VaSet ) xt "0,-200,4700,1000" st "bundle0" blo "0,800" tm "BundleNameMgr" ) second (MLText va (VaSet ) xt "0,1000,1500,2200" st "()" tm "BundleContentsMgr" ) ) bundleNet &0 ) defaultPortMapFrame (PortMapFrame ps "PortMapFrameStrategy" shape (RectFrame va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "0,0,32768" lineWidth 2 ) xt "0,0,10000,12000" ) portMapText (BiTextGroup ps "BottomRightOffsetStrategy" stg "VerticalLayoutStrategy" first (MLText va (VaSet ) ) second (MLText va (VaSet ) tm "PortMapTextMgr" ) ) ) defaultGenFrame (Frame shape (RectFrame va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "26368,26368,26368" lineStyle 2 lineWidth 3 ) xt "0,0,20000,20000" ) title (TextAssociate ps "TopLeftStrategy" text (MLText va (VaSet ) xt "-2950,-1200,15550,0" st "g0: FOR i IN 0 TO n GENERATE" tm "FrameTitleTextMgr" ) ) seqNum (FrameSequenceNumber ps "TopLeftStrategy" shape (Rectangle va (VaSet vasetType 1 fg "65535,65535,65535" ) xt "50,50,1250,1450" ) num (Text va (VaSet ) xt "-50,150,1350,1350" st "1" blo "-50,1150" tm "FrameSeqNumMgr" ) ) decls (MlTextGroup ps "BottomRightOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *77 (Text va (VaSet font "Verdana,9,1" ) xt "14100,20000,24900,21200" st "Frame Declarations" blo "14100,21000" ) *78 (MLText va (VaSet ) xt "14100,21200,14100,21200" tm "BdFrameDeclTextMgr" ) ] ) ) defaultBlockFrame (Frame shape (RectFrame va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "26368,26368,26368" lineStyle 1 lineWidth 3 ) xt "0,0,20000,20000" ) title (TextAssociate ps "TopLeftStrategy" text (MLText va (VaSet ) xt "-1800,-1200,9200,0" st "b0: BLOCK (guard)" tm "FrameTitleTextMgr" ) ) seqNum (FrameSequenceNumber ps "TopLeftStrategy" shape (Rectangle va (VaSet vasetType 1 fg "65535,65535,65535" ) xt "50,50,1250,1450" ) num (Text va (VaSet ) xt "-50,150,1350,1350" st "1" blo "-50,1150" tm "FrameSeqNumMgr" ) ) decls (MlTextGroup ps "BottomRightOffsetStrategy" stg "VerticalLayoutStrategy" textVec [ *79 (Text va (VaSet font "Verdana,9,1" ) xt "14100,20000,24900,21200" st "Frame Declarations" blo "14100,21000" ) *80 (MLText va (VaSet ) xt "14100,21200,14100,21200" tm "BdFrameDeclTextMgr" ) ] ) style 3 ) defaultSaCptPort (CptPort ps "OnEdgeStrategy" shape (Triangle ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "0,0,750,750" ) tg (CPTG ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text va (VaSet ) xt "0,750,2800,1950" st "Port" blo "0,1750" ) ) thePort (LogicalPort decl (Decl n "Port" t "" o 0 ) ) ) defaultSaCptPortBuffer (CptPort ps "OnEdgeStrategy" shape (Diamond va (VaSet vasetType 1 fg "65535,65535,65535" ) xt "0,0,750,750" ) tg (CPTG ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text va (VaSet ) xt "0,750,2800,1950" st "Port" blo "0,1750" ) ) thePort (LogicalPort m 3 decl (Decl n "Port" t "" o 0 ) ) ) defaultDeclText (MLText va (VaSet font "Verdana,8,0" ) ) archDeclarativeBlock (BdArchDeclBlock uid 1,0 stg "BdArchDeclBlockLS" declLabel (Text uid 2,0 va (VaSet font "Verdana,8,1" ) xt "0,6000,6500,6900" st "Declarations" blo "0,6700" ) portLabel (Text uid 3,0 va (VaSet font "Verdana,8,1" ) xt "0,6900,3000,7800" st "Ports:" blo "0,7600" ) preUserLabel (Text uid 4,0 va (VaSet font "Verdana,8,1" ) xt "0,7800,4500,8700" st "Pre User:" blo "0,8500" ) preUserText (MLText uid 5,0 va (VaSet font "Verdana,8,0" ) xt "2000,8700,40600,13700" st "constant clockFrequency: real := 66.0E6; constant spiFrequency: real := 20.0E6; constant baudRateDivide: positive := integer((clockFrequency/2.0)/spiFrequency + 1.0); constant asciiBitNb: positive := 7;" tm "BdDeclarativeTextMgr" ) diagSignalLabel (Text uid 6,0 va (VaSet font "Verdana,8,1" ) xt "0,13700,8500,14600" st "Diagram Signals:" blo "0,14400" ) postUserLabel (Text uid 7,0 va (VaSet isHidden 1 font "Verdana,8,1" ) xt "0,6000,5500,6900" st "Post User:" blo "0,6700" ) postUserText (MLText uid 8,0 va (VaSet isHidden 1 font "Verdana,8,0" ) xt "0,6000,0,6000" tm "BdDeclarativeTextMgr" ) ) commonDM (CommonDM ldm (LogicalDM suid 55,0 usingSuid 1 emptyRow *81 (LEmptyRow ) uid 22,0 optionalChildren [ *82 (RefLabelRowHdr ) *83 (TitleRowHdr ) *84 (FilterRowHdr ) *85 (RefLabelColHdr tm "RefLabelColHdrMgr" ) *86 (RowExpandColHdr tm "RowExpandColHdrMgr" ) *87 (GroupColHdr tm "GroupColHdrMgr" ) *88 (NameColHdr tm "BlockDiagramNameColHdrMgr" ) *89 (ModeColHdr tm "BlockDiagramModeColHdrMgr" ) *90 (TypeColHdr tm "BlockDiagramTypeColHdrMgr" ) *91 (BoundsColHdr tm "BlockDiagramBoundsColHdrMgr" ) *92 (InitColHdr tm "BlockDiagramInitColHdrMgr" ) *93 (EolColHdr tm "BlockDiagramEolColHdrMgr" ) *94 (LeafLogPort port (LogicalPort m 4 decl (Decl n "reset" t "std_ulogic" o 9 suid 37,0 ) ) uid 2392,0 ) *95 (LeafLogPort port (LogicalPort m 4 decl (Decl n "clock" t "std_ulogic" o 8 suid 38,0 ) ) uid 2394,0 ) *96 (LeafLogPort port (LogicalPort m 4 decl (Decl n "CS1_n" t "std_ulogic" o 2 suid 47,0 ) ) uid 3081,0 ) *97 (LeafLogPort port (LogicalPort m 4 decl (Decl n "RST_n" t "std_ulogic" o 3 suid 48,0 ) ) uid 3083,0 ) *98 (LeafLogPort port (LogicalPort m 4 decl (Decl n "A0" t "std_ulogic" o 1 suid 49,0 ) ) uid 3085,0 ) *99 (LeafLogPort port (LogicalPort m 4 decl (Decl n "SCL" t "std_ulogic" o 4 suid 50,0 ) ) uid 3087,0 ) *100 (LeafLogPort port (LogicalPort m 4 decl (Decl n "SI" t "std_ulogic" o 5 suid 51,0 ) ) uid 3089,0 ) *101 (LeafLogPort port (LogicalPort m 4 decl (Decl n "send" t "std_ulogic" o 10 suid 53,0 ) ) uid 3217,0 ) *102 (LeafLogPort port (LogicalPort m 4 decl (Decl n "ascii" t "std_ulogic_vector" b "(asciiBitNb-1 downto 0)" o 6 suid 54,0 ) ) uid 3219,0 ) *103 (LeafLogPort port (LogicalPort m 4 decl (Decl n "busy" t "std_ulogic" o 7 suid 55,0 ) ) uid 3422,0 ) ] ) pdm (PhysicalDM displayShortBounds 1 editShortBounds 1 uid 35,0 optionalChildren [ *104 (Sheet sheetRow (SheetRow headerVa (MVa cellColor "49152,49152,49152" fontColor "0,0,0" font "Tahoma,10,0" ) cellVa (MVa cellColor "65535,65535,65535" fontColor "0,0,0" font "Tahoma,10,0" ) groupVa (MVa cellColor "39936,56832,65280" fontColor "0,0,0" font "Tahoma,10,0" ) emptyMRCItem *105 (MRCItem litem &81 pos 10 dimension 20 ) uid 37,0 optionalChildren [ *106 (MRCItem litem &82 pos 0 dimension 20 uid 38,0 ) *107 (MRCItem litem &83 pos 1 dimension 23 uid 39,0 ) *108 (MRCItem litem &84 pos 2 hidden 1 dimension 20 uid 40,0 ) *109 (MRCItem litem &94 pos 0 dimension 20 uid 2393,0 ) *110 (MRCItem litem &95 pos 1 dimension 20 uid 2395,0 ) *111 (MRCItem litem &96 pos 2 dimension 20 uid 3082,0 ) *112 (MRCItem litem &97 pos 3 dimension 20 uid 3084,0 ) *113 (MRCItem litem &98 pos 4 dimension 20 uid 3086,0 ) *114 (MRCItem litem &99 pos 5 dimension 20 uid 3088,0 ) *115 (MRCItem litem &100 pos 6 dimension 20 uid 3090,0 ) *116 (MRCItem litem &101 pos 7 dimension 20 uid 3218,0 ) *117 (MRCItem litem &102 pos 8 dimension 20 uid 3220,0 ) *118 (MRCItem litem &103 pos 9 dimension 20 uid 3423,0 ) ] ) sheetCol (SheetCol propVa (MVa cellColor "0,49152,49152" fontColor "0,0,0" font "Tahoma,10,0" textAngle 90 ) uid 41,0 optionalChildren [ *119 (MRCItem litem &85 pos 0 dimension 20 uid 42,0 ) *120 (MRCItem litem &87 pos 1 dimension 50 uid 43,0 ) *121 (MRCItem litem &88 pos 2 dimension 100 uid 44,0 ) *122 (MRCItem litem &89 pos 3 dimension 50 uid 45,0 ) *123 (MRCItem litem &90 pos 4 dimension 100 uid 46,0 ) *124 (MRCItem litem &91 pos 5 dimension 100 uid 47,0 ) *125 (MRCItem litem &92 pos 6 dimension 50 uid 48,0 ) *126 (MRCItem litem &93 pos 7 dimension 80 uid 49,0 ) ] ) fixedCol 4 fixedRow 2 name "Ports" uid 36,0 vaOverrides [ ] ) ] ) uid 21,0 ) genericsCommonDM (CommonDM ldm (LogicalDM emptyRow *127 (LEmptyRow ) uid 51,0 optionalChildren [ *128 (RefLabelRowHdr ) *129 (TitleRowHdr ) *130 (FilterRowHdr ) *131 (RefLabelColHdr tm "RefLabelColHdrMgr" ) *132 (RowExpandColHdr tm "RowExpandColHdrMgr" ) *133 (GroupColHdr tm "GroupColHdrMgr" ) *134 (NameColHdr tm "GenericNameColHdrMgr" ) *135 (TypeColHdr tm "GenericTypeColHdrMgr" ) *136 (InitColHdr tm "GenericValueColHdrMgr" ) *137 (PragmaColHdr tm "GenericPragmaColHdrMgr" ) *138 (EolColHdr tm "GenericEolColHdrMgr" ) ] ) pdm (PhysicalDM displayShortBounds 1 editShortBounds 1 uid 63,0 optionalChildren [ *139 (Sheet sheetRow (SheetRow headerVa (MVa cellColor "49152,49152,49152" fontColor "0,0,0" font "Tahoma,10,0" ) cellVa (MVa cellColor "65535,65535,65535" fontColor "0,0,0" font "Tahoma,10,0" ) groupVa (MVa cellColor "39936,56832,65280" fontColor "0,0,0" font "Tahoma,10,0" ) emptyMRCItem *140 (MRCItem litem &127 pos 0 dimension 20 ) uid 65,0 optionalChildren [ *141 (MRCItem litem &128 pos 0 dimension 20 uid 66,0 ) *142 (MRCItem litem &129 pos 1 dimension 23 uid 67,0 ) *143 (MRCItem litem &130 pos 2 hidden 1 dimension 20 uid 68,0 ) ] ) sheetCol (SheetCol propVa (MVa cellColor "0,49152,49152" fontColor "0,0,0" font "Tahoma,10,0" textAngle 90 ) uid 69,0 optionalChildren [ *144 (MRCItem litem &131 pos 0 dimension 20 uid 70,0 ) *145 (MRCItem litem &133 pos 1 dimension 50 uid 71,0 ) *146 (MRCItem litem &134 pos 2 dimension 100 uid 72,0 ) *147 (MRCItem litem &135 pos 3 dimension 100 uid 73,0 ) *148 (MRCItem litem &136 pos 4 dimension 50 uid 74,0 ) *149 (MRCItem litem &137 pos 5 dimension 50 uid 75,0 ) *150 (MRCItem litem &138 pos 6 dimension 80 uid 76,0 ) ] ) fixedCol 3 fixedRow 2 name "Ports" uid 64,0 vaOverrides [ ] ) ] ) uid 50,0 type 1 ) activeModelName "BlockDiag" )