DocumentHdrVersion "1.1" Header (DocumentHdr version 2 dialect 11 dmPackageRefs [ (DmPackageRef library "ieee" unitName "std_logic_1164" ) (DmPackageRef library "ieee" unitName "numeric_std" ) ] libraryRefs [ "ieee" ] ) version "26.1" appVersion "2018.1 (Build 12)" model (Symbol commonDM (CommonDM ldm (LogicalDM ordering 1 suid 2009,0 usingSuid 1 emptyRow *1 (LEmptyRow ) uid 201,0 optionalChildren [ *2 (LogPort port (LogicalPort decl (Decl n "newSample" t "std_ulogic" o 7 suid 7,0 ) ) uid 202,0 ) *3 (LogPort port (LogicalPort m 1 decl (Decl n "memEn" t "std_ulogic" o 3 suid 3,0 ) ) uid 203,0 ) *4 (LogPort port (LogicalPort decl (Decl n "sel" t "std_ulogic" o 2 suid 2,0 ) ) uid 204,0 ) *5 (LogPort port (LogicalPort decl (Decl n "reset" t "std_ulogic" o 9 suid 9,0 ) ) uid 205,0 ) *6 (LogPort port (LogicalPort m 1 decl (Decl n "cntIncr" t "std_ulogic" o 6 suid 6,0 ) ) uid 206,0 ) *7 (LogPort port (LogicalPort decl (Decl n "update" t "std_ulogic" o 4 suid 4,0 ) ) uid 207,0 ) *8 (LogPort port (LogicalPort decl (Decl n "clock" t "std_ulogic" o 8 suid 8,0 ) ) uid 208,0 ) *9 (LogPort port (LogicalPort m 1 decl (Decl n "memWr" t "std_ulogic" o 1 suid 1,0 ) ) uid 209,0 ) *10 (LogPort port (LogicalPort decl (Decl n "wr" t "std_ulogic" o 5 suid 5,0 ) ) uid 210,0 ) *11 (RefLabelRowHdr ) *12 (TitleRowHdr ) *13 (FilterRowHdr ) *14 (RefLabelColHdr tm "RefLabelColHdrMgr" ) *15 (RowExpandColHdr tm "RowExpandColHdrMgr" ) *16 (GroupColHdr tm "GroupColHdrMgr" ) *17 (NameColHdr tm "NameColHdrMgr" ) *18 (ModeColHdr tm "ModeColHdrMgr" ) *19 (TypeColHdr tm "TypeColHdrMgr" ) *20 (BoundsColHdr tm "BoundsColHdrMgr" ) *21 (InitColHdr tm "InitColHdrMgr" ) *22 (EolColHdr tm "EolColHdrMgr" ) ] ) pdm (PhysicalDM uid 211,0 optionalChildren [ *23 (Sheet sheetRow (SheetRow headerVa (MVa cellColor "49152,49152,49152" fontColor "0,0,0" font "courier,10,0" ) cellVa (MVa cellColor "65535,65535,65535" fontColor "0,0,0" font "courier,10,0" ) groupVa (MVa cellColor "39936,56832,65280" fontColor "0,0,0" font "courier,10,0" ) emptyMRCItem *24 (MRCItem litem &1 pos 9 dimension 20 ) uid 140,0 optionalChildren [ *25 (MRCItem litem &11 pos 0 dimension 20 uid 143,0 ) *26 (MRCItem litem &12 pos 1 dimension 23 uid 145,0 ) *27 (MRCItem litem &13 pos 2 hidden 1 dimension 20 uid 147,0 ) *28 (MRCItem litem &2 pos 6 dimension 20 uid 166,0 ) *29 (MRCItem litem &3 pos 2 dimension 20 uid 167,0 ) *30 (MRCItem litem &4 pos 1 dimension 20 uid 168,0 ) *31 (MRCItem litem &5 pos 8 dimension 20 uid 169,0 ) *32 (MRCItem litem &6 pos 5 dimension 20 uid 170,0 ) *33 (MRCItem litem &7 pos 3 dimension 20 uid 171,0 ) *34 (MRCItem litem &8 pos 7 dimension 20 uid 172,0 ) *35 (MRCItem litem &9 pos 0 dimension 20 uid 173,0 ) *36 (MRCItem litem &10 pos 4 dimension 20 uid 174,0 ) ] ) sheetCol (SheetCol propVa (MVa cellColor "0,49152,49152" fontColor "0,0,0" font "courier,10,0" textAngle 90 ) uid 141,0 optionalChildren [ *37 (MRCItem litem &14 pos 0 dimension 20 uid 149,0 ) *38 (MRCItem litem &16 pos 1 dimension 50 uid 153,0 ) *39 (MRCItem litem &17 pos 2 dimension 100 uid 155,0 ) *40 (MRCItem litem &18 pos 3 dimension 50 uid 157,0 ) *41 (MRCItem litem &19 pos 4 dimension 100 uid 159,0 ) *42 (MRCItem litem &20 pos 5 dimension 100 uid 161,0 ) *43 (MRCItem litem &21 pos 6 dimension 50 uid 163,0 ) *44 (MRCItem litem &22 pos 7 dimension 80 uid 165,0 ) ] ) fixedCol 4 fixedRow 2 name "Ports" uid 139,0 vaOverrides [ ] ) ] ) uid 200,0 ) genericsCommonDM (CommonDM ldm (LogicalDM emptyRow *45 (LEmptyRow ) uid 213,0 optionalChildren [ *46 (RefLabelRowHdr ) *47 (TitleRowHdr ) *48 (FilterRowHdr ) *49 (RefLabelColHdr tm "RefLabelColHdrMgr" ) *50 (RowExpandColHdr tm "RowExpandColHdrMgr" ) *51 (GroupColHdr tm "GroupColHdrMgr" ) *52 (NameColHdr tm "GenericNameColHdrMgr" ) *53 (TypeColHdr tm "GenericTypeColHdrMgr" ) *54 (InitColHdr tm "GenericValueColHdrMgr" ) *55 (PragmaColHdr tm "GenericPragmaColHdrMgr" ) *56 (EolColHdr tm "GenericEolColHdrMgr" ) ] ) pdm (PhysicalDM uid 214,0 optionalChildren [ *57 (Sheet sheetRow (SheetRow headerVa (MVa cellColor "49152,49152,49152" fontColor "0,0,0" font "courier,10,0" ) cellVa (MVa cellColor "65535,65535,65535" fontColor "0,0,0" font "courier,10,0" ) groupVa (MVa cellColor "39936,56832,65280" fontColor "0,0,0" font "courier,10,0" ) emptyMRCItem *58 (MRCItem litem &45 pos 0 dimension 20 ) uid 176,0 optionalChildren [ *59 (MRCItem litem &46 pos 0 dimension 20 uid 179,0 ) *60 (MRCItem litem &47 pos 1 dimension 23 uid 181,0 ) *61 (MRCItem litem &48 pos 2 hidden 1 dimension 20 uid 183,0 ) ] ) sheetCol (SheetCol propVa (MVa cellColor "0,49152,49152" fontColor "0,0,0" font "courier,10,0" textAngle 90 ) uid 177,0 optionalChildren [ *62 (MRCItem litem &49 pos 0 dimension 20 uid 185,0 ) *63 (MRCItem litem &51 pos 1 dimension 50 uid 189,0 ) *64 (MRCItem litem &52 pos 2 dimension 100 uid 191,0 ) *65 (MRCItem litem &53 pos 3 dimension 100 uid 193,0 ) *66 (MRCItem litem &54 pos 4 dimension 50 uid 195,0 ) *67 (MRCItem litem &55 pos 5 dimension 50 uid 197,0 ) *68 (MRCItem litem &56 pos 6 dimension 80 uid 199,0 ) ] ) fixedCol 3 fixedRow 2 name "Ports" uid 175,0 vaOverrides [ ] ) ] ) uid 212,0 type 1 ) VExpander (VariableExpander vvMap [ (vvPair variable " " value " " ) (vvPair variable "HDLDir" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hdl" ) (vvPair variable "HDSDir" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds" ) (vvPair variable "SideDataDesignDir" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/block@r@a@m@control/symbol.sb.info" ) (vvPair variable "SideDataUserDir" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/block@r@a@m@control/symbol.sb.user" ) (vvPair variable "SourceDir" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds" ) (vvPair variable "appl" value "HDL Designer" ) (vvPair variable "arch_name" value "symbol" ) (vvPair variable "asm_file" value "beamer.asm" ) (vvPair variable "concat_file" value "concatenated" ) (vvPair variable "config" value "%(unit)_%(view)_config" ) (vvPair variable "d" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/block@r@a@m@control" ) (vvPair variable "d_logical" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/blockRAMControl" ) (vvPair variable "date" value "03/13/19" ) (vvPair variable "day" value "Wed" ) (vvPair variable "day_long" value "Wednesday" ) (vvPair variable "dd" value "13" ) (vvPair variable "designName" value "$DESIGN_NAME" ) (vvPair variable "entity_name" value "blockRAMControl" ) (vvPair variable "ext" value "" ) (vvPair variable "f" value "symbol.sb" ) (vvPair variable "f_logical" value "symbol.sb" ) (vvPair variable "f_noext" value "symbol" ) (vvPair variable "graphical_source_author" value "francois" ) (vvPair variable "graphical_source_date" value "03/13/19" ) (vvPair variable "graphical_source_group" value "francois" ) (vvPair variable "graphical_source_host" value "Aphelia" ) (vvPair variable "graphical_source_time" value "14:40:20" ) (vvPair variable "group" value "francois" ) (vvPair variable "host" value "Aphelia" ) (vvPair variable "language" value "VHDL" ) (vvPair variable "library" value "SystemOnChip" ) (vvPair variable "library_downstream_Generic_1_file" value "U:\\SEm_curves\\Synthesis" ) (vvPair variable "library_downstream_ModelSim" value "D:\\Users\\ELN_labs\\VHDL_comp" ) (vvPair variable "library_downstream_ModelSimCompiler" value "$SCRATCH_DIR/SystemOnChip" ) (vvPair variable "library_downstream_SpyGlass" value "U:\\SEm_curves\\Synthesis" ) (vvPair variable "mm" value "03" ) (vvPair variable "module_name" value "blockRAMControl" ) (vvPair variable "month" value "Mar" ) (vvPair variable "month_long" value "March" ) (vvPair variable "p" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/block@r@a@m@control/symbol.sb" ) (vvPair variable "p_logical" value "/home/francois/Documents/HEVs/SEm/SEm_labs/VHDL/SystemOnChip/Prefs/../SystemOnChip/hds/blockRAMControl/symbol.sb" ) (vvPair variable "package_name" value "" ) (vvPair variable "project_name" value "systemOnChip" ) (vvPair variable "series" value "HDL Designer Series" ) (vvPair variable "task_ADMS" value "" ) (vvPair variable "task_AsmPath" value "$HEI_LIBS_DIR/NanoBlaze/hdl" ) (vvPair variable "task_DesignCompilerPath" value "" ) (vvPair variable "task_HDSPath" value "$HDS_HOME" ) (vvPair variable "task_ISEBinPath" value "$ISE_HOME" ) (vvPair variable "task_ISEPath" value "$ISE_WORK_DIR" ) (vvPair variable "task_LeonardoPath" value "" ) (vvPair variable "task_ModelSimPath" value "$MODELSIM_HOME/modeltech/bin" ) (vvPair variable "task_NC" value "" ) (vvPair variable "task_PrecisionRTLPath" value "" ) (vvPair variable "task_QuestaSimPath" value "" ) (vvPair variable "task_VCSPath" value "" ) (vvPair variable "this_ext" value "sb" ) (vvPair variable "this_file" value "symbol" ) (vvPair variable "this_file_logical" value "symbol" ) (vvPair variable "time" value "14:40:20" ) (vvPair variable "unit" value "blockRAMControl" ) (vvPair variable "user" value "francois" ) (vvPair variable "version" value "2018.1 (Build 12)" ) (vvPair variable "view" value "symbol" ) (vvPair variable "year" value "2019" ) (vvPair variable "yy" value "19" ) ] ) LanguageMgr "Vhdl2008LangMgr" uid 51,0 optionalChildren [ *69 (SymbolBody uid 8,0 optionalChildren [ *70 (CptPort uid 57,0 ps "OnEdgeStrategy" shape (Triangle uid 82,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "48000,15625,48750,16375" ) tg (CPTG uid 59,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 60,0 va (VaSet font "courier,9,0" ) xt "44500,15400,47000,16300" st "memWr" ju 2 blo "47000,16100" tm "CptPortNameMgr" ) ) dt (MLText uid 61,0 va (VaSet font "courier,8,0" ) xt "2000,10800,18500,11700" st "memWr : OUT std_ulogic ;" ) thePort (LogicalPort m 1 decl (Decl n "memWr" t "std_ulogic" o 1 suid 1,0 ) ) ) *71 (CptPort uid 83,0 ps "OnEdgeStrategy" shape (Triangle uid 88,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,11625,32000,12375" ) tg (CPTG uid 85,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 86,0 va (VaSet font "courier,9,0" ) xt "33000,11400,34500,12300" st "sel" blo "33000,12100" tm "CptPortNameMgr" ) ) dt (MLText uid 87,0 va (VaSet font "courier,8,0" ) xt "2000,11700,18500,12600" st "sel : IN std_ulogic ;" ) thePort (LogicalPort decl (Decl n "sel" t "std_ulogic" o 2 suid 2,0 ) ) ) *72 (CptPort uid 89,0 ps "OnEdgeStrategy" shape (Triangle uid 90,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "48000,17625,48750,18375" ) tg (CPTG uid 91,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 92,0 va (VaSet font "courier,9,0" ) xt "44500,17400,47000,18300" st "memEn" ju 2 blo "47000,18100" tm "CptPortNameMgr" ) ) dt (MLText uid 93,0 va (VaSet font "courier,8,0" ) xt "2000,12600,18500,13500" st "memEn : OUT std_ulogic ;" ) thePort (LogicalPort m 1 decl (Decl n "memEn" t "std_ulogic" o 3 suid 3,0 ) ) ) *73 (CptPort uid 94,0 ps "OnEdgeStrategy" shape (Triangle uid 95,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,15625,32000,16375" ) tg (CPTG uid 96,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 97,0 va (VaSet font "courier,9,0" ) xt "33000,15400,36000,16300" st "update" blo "33000,16100" tm "CptPortNameMgr" ) ) dt (MLText uid 98,0 va (VaSet font "courier,8,0" ) xt "2000,13500,18500,14400" st "update : IN std_ulogic ;" ) thePort (LogicalPort decl (Decl n "update" t "std_ulogic" o 4 suid 4,0 ) ) ) *74 (CptPort uid 104,0 ps "OnEdgeStrategy" shape (Triangle uid 105,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,13625,32000,14375" ) tg (CPTG uid 106,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 107,0 va (VaSet font "courier,9,0" ) xt "33000,13400,34000,14300" st "wr" blo "33000,14100" tm "CptPortNameMgr" ) ) dt (MLText uid 108,0 va (VaSet font "courier,8,0" ) xt "2000,14400,18500,15300" st "wr : IN std_ulogic ;" ) thePort (LogicalPort decl (Decl n "wr" t "std_ulogic" o 5 suid 5,0 ) ) ) *75 (CptPort uid 109,0 ps "OnEdgeStrategy" shape (Triangle uid 110,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "48000,11625,48750,12375" ) tg (CPTG uid 111,0 ps "CptPortTextPlaceStrategy" stg "RightVerticalLayoutStrategy" f (Text uid 112,0 va (VaSet font "courier,9,0" ) xt "43500,11400,47000,12300" st "cntIncr" ju 2 blo "47000,12100" tm "CptPortNameMgr" ) ) dt (MLText uid 113,0 va (VaSet font "courier,8,0" ) xt "2000,15300,18500,16200" st "cntIncr : OUT std_ulogic ;" ) thePort (LogicalPort m 1 decl (Decl n "cntIncr" t "std_ulogic" o 6 suid 6,0 ) ) ) *76 (CptPort uid 119,0 ps "OnEdgeStrategy" shape (Triangle uid 120,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,17625,32000,18375" ) tg (CPTG uid 121,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 122,0 va (VaSet font "courier,9,0" ) xt "33000,17400,37500,18300" st "newSample" blo "33000,18100" tm "CptPortNameMgr" ) ) dt (MLText uid 123,0 va (VaSet font "courier,8,0" ) xt "2000,16200,18500,17100" st "newSample : IN std_ulogic ;" ) thePort (LogicalPort decl (Decl n "newSample" t "std_ulogic" o 7 suid 7,0 ) ) ) *77 (CptPort uid 124,0 ps "OnEdgeStrategy" shape (Triangle uid 125,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,21625,32000,22375" ) tg (CPTG uid 126,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 127,0 va (VaSet font "courier,9,0" ) xt "33000,21400,35500,22300" st "clock" blo "33000,22100" tm "CptPortNameMgr" ) ) dt (MLText uid 128,0 va (VaSet font "courier,8,0" ) xt "2000,17100,18500,18000" st "clock : IN std_ulogic ;" ) thePort (LogicalPort decl (Decl n "clock" t "std_ulogic" o 8 suid 8,0 ) ) ) *78 (CptPort uid 129,0 ps "OnEdgeStrategy" shape (Triangle uid 130,0 ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "31250,23625,32000,24375" ) tg (CPTG uid 131,0 ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text uid 132,0 va (VaSet font "courier,9,0" ) xt "33000,23400,35500,24300" st "reset" blo "33000,24100" tm "CptPortNameMgr" ) ) dt (MLText uid 133,0 va (VaSet font "courier,8,0" ) xt "2000,18000,17500,18900" st "reset : IN std_ulogic " ) thePort (LogicalPort decl (Decl n "reset" t "std_ulogic" o 9 suid 9,0 ) ) ) ] shape (Rectangle uid 81,0 va (VaSet vasetType 1 fg "0,65535,0" bg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "32000,8000,48000,26000" ) oxt "15000,6000,35000,26000" biTextGroup (BiTextGroup uid 10,0 ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" first (Text uid 11,0 va (VaSet font "courier,9,1" ) xt "32600,25800,39100,26700" st "SystemOnChip" blo "32600,26500" ) second (Text uid 12,0 va (VaSet font "courier,9,1" ) xt "32600,26700,40600,27600" st "blockRAMControl" blo "32600,27400" ) ) gi *79 (GenericInterface uid 13,0 ps "CenterOffsetStrategy" matrix (Matrix uid 14,0 text (MLText uid 15,0 va (VaSet isHidden 1 font "courier,8,0" ) xt "32000,21800,42500,22700" st "Generic Declarations" ) header "Generic Declarations" showHdrWhenContentsEmpty 1 ) elements [ ] ) portInstanceVisAsIs 1 portInstanceVis (PortSigDisplay sTC 0 ) portVis (PortSigDisplay sTC 0 sF 0 ) ) *80 (Grouping uid 16,0 optionalChildren [ *81 (CommentText uid 18,0 shape (Rectangle uid 19,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "36000,48000,53000,49000" ) oxt "18000,70000,35000,71000" text (MLText uid 20,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "36200,48000,50600,49000" st " by %user on %dd %month %year " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 17000 ) position 1 ignorePrefs 1 ) *82 (CommentText uid 21,0 shape (Rectangle uid 22,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "53000,44000,57000,45000" ) oxt "35000,66000,39000,67000" text (MLText uid 23,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "53200,44000,56800,45000" st " Project: " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 4000 ) position 1 ignorePrefs 1 ) *83 (CommentText uid 24,0 shape (Rectangle uid 25,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "36000,46000,53000,47000" ) oxt "18000,68000,35000,69000" text (MLText uid 26,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "36200,46000,52400,47000" st " " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 17000 ) position 1 ignorePrefs 1 ) *84 (CommentText uid 27,0 shape (Rectangle uid 28,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "32000,46000,36000,47000" ) oxt "14000,68000,18000,69000" text (MLText uid 29,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "32200,46000,35800,47000" st " Title: " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 4000 ) position 1 ignorePrefs 1 ) *85 (CommentText uid 30,0 shape (Rectangle uid 31,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "53000,45000,73000,49000" ) oxt "35000,67000,55000,71000" text (MLText uid 32,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "53200,45200,66400,46200" st " " tm "CommentText" wrapOption 3 visibleHeight 4000 visibleWidth 20000 ) ignorePrefs 1 ) *86 (CommentText uid 33,0 shape (Rectangle uid 34,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "57000,44000,73000,45000" ) oxt "39000,66000,55000,67000" text (MLText uid 35,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "57200,44000,72800,45000" st " " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 16000 ) position 1 ignorePrefs 1 ) *87 (CommentText uid 36,0 shape (Rectangle uid 37,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "32000,44000,53000,46000" ) oxt "14000,66000,35000,68000" text (MLText uid 38,0 va (VaSet fg "32768,0,0" ) xt "38000,44500,47000,45500" st " " ju 0 tm "CommentText" wrapOption 3 visibleHeight 2000 visibleWidth 21000 ) position 1 ignorePrefs 1 ) *88 (CommentText uid 39,0 shape (Rectangle uid 40,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "32000,47000,36000,48000" ) oxt "14000,69000,18000,70000" text (MLText uid 41,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "32200,47000,35200,48000" st " Path: " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 4000 ) position 1 ignorePrefs 1 ) *89 (CommentText uid 42,0 shape (Rectangle uid 43,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "32000,48000,36000,49000" ) oxt "14000,70000,18000,71000" text (MLText uid 44,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "32200,48000,35800,49000" st " Edited: " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 4000 ) position 1 ignorePrefs 1 ) *90 (CommentText uid 45,0 shape (Rectangle uid 46,0 sl 0 va (VaSet vasetType 1 fg "65280,65280,46080" ) xt "36000,47000,53000,48000" ) oxt "18000,69000,35000,70000" text (MLText uid 47,0 va (VaSet fg "0,0,32768" bg "0,0,32768" ) xt "36200,47000,46400,48000" st " %library/%unit/%view " tm "CommentText" wrapOption 3 visibleHeight 1000 visibleWidth 17000 ) position 1 ignorePrefs 1 ) ] shape (GroupingShape uid 17,0 va (VaSet vasetType 1 fg "65535,65535,65535" lineStyle 2 lineWidth 2 ) xt "32000,44000,73000,49000" ) oxt "14000,66000,55000,71000" ) ] bg "65535,65535,65535" grid (Grid origin "0,0" isVisible 1 isActive 1 xSpacing 1000 xySpacing 1000 xShown 1 yShown 1 color "26368,26368,26368" ) packageList *91 (PackageList uid 48,0 stg "VerticalLayoutStrategy" textVec [ *92 (Text uid 49,0 va (VaSet font "courier,8,1" ) xt "0,0,6500,900" st "Package List" blo "0,700" ) *93 (MLText uid 50,0 va (VaSet ) xt "0,1000,18600,4000" st "LIBRARY ieee; USE ieee.std_logic_1164.all; USE ieee.numeric_std.all;" tm "PackageList" ) ] ) windowSize "4,53,1392,1002" viewArea "-1067,-1067,74586,51159" cachedDiagramExtent "0,0,73000,49000" pageSetupInfo (PageSetupInfo ptrCmd "" toPrinter 1 xMargin 49 yMargin 49 windowsPaperWidth 761 windowsPaperHeight 1077 paperType "Letter (8.5\" x 11\")" windowsPaperName "A4" exportedDirectories [ "$HDS_PROJECT_DIR/HTMLExport" ] boundaryWidth 0 ) hasePageBreakOrigin 1 pageBreakOrigin "0,0" defaultCommentText (CommentText shape (Rectangle layer 0 va (VaSet vasetType 1 fg "65280,65280,46080" lineColor "0,0,32768" ) xt "0,0,15000,5000" ) text (MLText va (VaSet fg "0,0,32768" font "courier,9,0" ) xt "200,200,2200,1100" st " Text " tm "CommentText" wrapOption 3 visibleHeight 4600 visibleWidth 14600 ) ) defaultRequirementText (RequirementText shape (ZoomableIcon layer 0 va (VaSet vasetType 1 fg "59904,39936,65280" lineColor "0,0,32768" ) xt "0,0,1500,1750" iconName "reqTracerRequirement.bmp" iconMaskName "reqTracerRequirement.msk" ) autoResize 1 text (MLText va (VaSet fg "0,0,32768" font "courier,8,0" ) xt "450,2150,1450,3050" st " Text " tm "RequirementText" wrapOption 3 visibleHeight 1350 visibleWidth 1100 ) ) defaultPanel (Panel shape (RectFrame va (VaSet vasetType 1 fg "65535,65535,65535" lineColor "32768,0,0" lineWidth 2 ) xt "0,0,20000,20000" ) title (TextAssociate ps "TopLeftStrategy" text (Text va (VaSet font "courier,9,1" ) xt "1000,1000,4400,2200" st "Panel0" blo "1000,2000" tm "PanelText" ) ) ) parentGraphicsRef (HdmGraphicsRef libraryName "" entityName "" viewName "" ) defaultSymbolBody (SymbolBody shape (Rectangle va (VaSet vasetType 1 fg "0,65535,0" lineColor "0,32896,0" lineWidth 2 ) xt "15000,6000,35000,26000" ) biTextGroup (BiTextGroup ps "CenterOffsetStrategy" stg "VerticalLayoutStrategy" first (Text va (VaSet font "courier,9,1" ) xt "22600,14800,27400,16000" st "" blo "22600,15800" ) second (Text va (VaSet font "courier,9,1" ) xt "22600,16000,25900,17200" st "" blo "22600,17000" ) ) gi *94 (GenericInterface ps "CenterOffsetStrategy" matrix (Matrix text (MLText va (VaSet isHidden 1 font "courier,8,0" ) xt "0,12000,0,12000" ) header "Generic Declarations" ) elements [ ] ) portInstanceVisAsIs 1 portInstanceVis (PortSigDisplay ) ) defaultCptPort (CptPort ps "OnEdgeStrategy" shape (Triangle ro 90 va (VaSet vasetType 1 fg "0,65535,0" ) xt "0,0,750,750" ) tg (CPTG ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text va (VaSet font "courier,8,0" ) xt "0,750,1500,1650" st "In0" blo "0,1450" tm "CptPortNameMgr" ) ) dt (MLText va (VaSet font "courier,8,0" ) ) thePort (LogicalPort lang 11 decl (Decl n "In0" t "std_logic_vector" b "(15 DOWNTO 0)" o 0 ) ) ) defaultCptPortBuffer (CptPort ps "OnEdgeStrategy" shape (Diamond va (VaSet vasetType 1 fg "65535,65535,65535" bg "0,0,0" ) xt "0,0,750,750" ) tg (CPTG ps "CptPortTextPlaceStrategy" stg "VerticalLayoutStrategy" f (Text va (VaSet font "courier,8,0" ) xt "0,750,3500,1650" st "Buffer0" blo "0,1450" tm "CptPortNameMgr" ) ) dt (MLText va (VaSet font "courier,8,0" ) ) thePort (LogicalPort lang 11 m 3 decl (Decl n "Buffer0" t "std_logic_vector" b "(15 DOWNTO 0)" o 0 ) ) ) DeclarativeBlock *95 (SymDeclBlock uid 1,0 stg "SymDeclLayoutStrategy" declLabel (Text uid 2,0 va (VaSet font "courier,8,1" ) xt "0,9000,6500,9900" st "Declarations" blo "0,9700" ) portLabel (Text uid 3,0 va (VaSet font "courier,8,1" ) xt "0,9900,3000,10800" st "Ports:" blo "0,10600" ) externalLabel (Text uid 4,0 va (VaSet font "courier,8,1" ) xt "0,18900,2500,19800" st "User:" blo "0,19600" ) internalLabel (Text uid 6,0 va (VaSet isHidden 1 font "courier,8,1" ) xt "0,9000,7500,9900" st "Internal User:" blo "0,9700" ) externalText (MLText uid 5,0 va (VaSet font "courier,8,0" ) xt "2000,19800,2000,19800" tm "SyDeclarativeTextMgr" ) internalText (MLText uid 7,0 va (VaSet isHidden 1 font "courier,8,0" ) xt "0,9000,0,9000" tm "SyDeclarativeTextMgr" ) ) lastUid 237,0 activeModelName "Symbol" )