1347 lines
		
	
	
		
			17 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			1347 lines
		
	
	
		
			17 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
| DocumentHdrVersion "1.1"
 | |
| Header (DocumentHdr
 | |
| version 2
 | |
| dmPackageRefs [
 | |
| (DmPackageRef
 | |
| library "ieee"
 | |
| unitName "std_logic_1164"
 | |
| )
 | |
| (DmPackageRef
 | |
| library "ieee"
 | |
| unitName "numeric_std"
 | |
| itemName "ALL"
 | |
| )
 | |
| ]
 | |
| libraryRefs [
 | |
| "ieee"
 | |
| ]
 | |
| )
 | |
| version "27.1"
 | |
| appVersion "2019.2 (Build 5)"
 | |
| model (Symbol
 | |
| commonDM (CommonDM
 | |
| ldm (LogicalDM
 | |
| suid 25,0
 | |
| usingSuid 1
 | |
| emptyRow *1 (LEmptyRow
 | |
| )
 | |
| uid 56,0
 | |
| optionalChildren [
 | |
| *2 (RefLabelRowHdr
 | |
| )
 | |
| *3 (TitleRowHdr
 | |
| )
 | |
| *4 (FilterRowHdr
 | |
| )
 | |
| *5 (RefLabelColHdr
 | |
| tm "RefLabelColHdrMgr"
 | |
| )
 | |
| *6 (RowExpandColHdr
 | |
| tm "RowExpandColHdrMgr"
 | |
| )
 | |
| *7 (GroupColHdr
 | |
| tm "GroupColHdrMgr"
 | |
| )
 | |
| *8 (NameColHdr
 | |
| tm "NameColHdrMgr"
 | |
| )
 | |
| *9 (ModeColHdr
 | |
| tm "ModeColHdrMgr"
 | |
| )
 | |
| *10 (TypeColHdr
 | |
| tm "TypeColHdrMgr"
 | |
| )
 | |
| *11 (BoundsColHdr
 | |
| tm "BoundsColHdrMgr"
 | |
| )
 | |
| *12 (InitColHdr
 | |
| tm "InitColHdrMgr"
 | |
| )
 | |
| *13 (EolColHdr
 | |
| tm "EolColHdrMgr"
 | |
| )
 | |
| *14 (LogPort
 | |
| port (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "a"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 1
 | |
| suid 21,0
 | |
| )
 | |
| )
 | |
| uid 383,0
 | |
| )
 | |
| *15 (LogPort
 | |
| port (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "b"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 2
 | |
| suid 22,0
 | |
| )
 | |
| )
 | |
| uid 385,0
 | |
| )
 | |
| *16 (LogPort
 | |
| port (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "cIn"
 | |
| t "std_ulogic"
 | |
| o 3
 | |
| suid 23,0
 | |
| )
 | |
| )
 | |
| uid 387,0
 | |
| )
 | |
| *17 (LogPort
 | |
| port (LogicalPort
 | |
| decl (Decl
 | |
| n "cOut"
 | |
| t "std_ulogic"
 | |
| o 4
 | |
| suid 24,0
 | |
| )
 | |
| )
 | |
| uid 389,0
 | |
| )
 | |
| *18 (LogPort
 | |
| port (LogicalPort
 | |
| decl (Decl
 | |
| n "sum"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 5
 | |
| suid 25,0
 | |
| )
 | |
| )
 | |
| uid 391,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| pdm (PhysicalDM
 | |
| displayShortBounds 1
 | |
| editShortBounds 1
 | |
| uid 69,0
 | |
| optionalChildren [
 | |
| *19 (Sheet
 | |
| sheetRow (SheetRow
 | |
| headerVa (MVa
 | |
| cellColor "49152,49152,49152"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| cellVa (MVa
 | |
| cellColor "65535,65535,65535"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| groupVa (MVa
 | |
| cellColor "39936,56832,65280"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| emptyMRCItem *20 (MRCItem
 | |
| litem &1
 | |
| pos 5
 | |
| dimension 20
 | |
| )
 | |
| uid 71,0
 | |
| optionalChildren [
 | |
| *21 (MRCItem
 | |
| litem &2
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 72,0
 | |
| )
 | |
| *22 (MRCItem
 | |
| litem &3
 | |
| pos 1
 | |
| dimension 23
 | |
| uid 73,0
 | |
| )
 | |
| *23 (MRCItem
 | |
| litem &4
 | |
| pos 2
 | |
| hidden 1
 | |
| dimension 20
 | |
| uid 74,0
 | |
| )
 | |
| *24 (MRCItem
 | |
| litem &14
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 384,0
 | |
| )
 | |
| *25 (MRCItem
 | |
| litem &15
 | |
| pos 1
 | |
| dimension 20
 | |
| uid 386,0
 | |
| )
 | |
| *26 (MRCItem
 | |
| litem &16
 | |
| pos 2
 | |
| dimension 20
 | |
| uid 388,0
 | |
| )
 | |
| *27 (MRCItem
 | |
| litem &17
 | |
| pos 3
 | |
| dimension 20
 | |
| uid 390,0
 | |
| )
 | |
| *28 (MRCItem
 | |
| litem &18
 | |
| pos 4
 | |
| dimension 20
 | |
| uid 392,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| sheetCol (SheetCol
 | |
| propVa (MVa
 | |
| cellColor "0,49152,49152"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| textAngle 90
 | |
| )
 | |
| uid 75,0
 | |
| optionalChildren [
 | |
| *29 (MRCItem
 | |
| litem &5
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 76,0
 | |
| )
 | |
| *30 (MRCItem
 | |
| litem &7
 | |
| pos 1
 | |
| dimension 50
 | |
| uid 77,0
 | |
| )
 | |
| *31 (MRCItem
 | |
| litem &8
 | |
| pos 2
 | |
| dimension 100
 | |
| uid 78,0
 | |
| )
 | |
| *32 (MRCItem
 | |
| litem &9
 | |
| pos 3
 | |
| dimension 50
 | |
| uid 79,0
 | |
| )
 | |
| *33 (MRCItem
 | |
| litem &10
 | |
| pos 4
 | |
| dimension 100
 | |
| uid 80,0
 | |
| )
 | |
| *34 (MRCItem
 | |
| litem &11
 | |
| pos 5
 | |
| dimension 100
 | |
| uid 81,0
 | |
| )
 | |
| *35 (MRCItem
 | |
| litem &12
 | |
| pos 6
 | |
| dimension 50
 | |
| uid 82,0
 | |
| )
 | |
| *36 (MRCItem
 | |
| litem &13
 | |
| pos 7
 | |
| dimension 80
 | |
| uid 83,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| fixedCol 4
 | |
| fixedRow 2
 | |
| name "Ports"
 | |
| uid 70,0
 | |
| vaOverrides [
 | |
| ]
 | |
| )
 | |
| ]
 | |
| )
 | |
| uid 55,0
 | |
| )
 | |
| genericsCommonDM (CommonDM
 | |
| ldm (LogicalDM
 | |
| emptyRow *37 (LEmptyRow
 | |
| )
 | |
| uid 85,0
 | |
| optionalChildren [
 | |
| *38 (RefLabelRowHdr
 | |
| )
 | |
| *39 (TitleRowHdr
 | |
| )
 | |
| *40 (FilterRowHdr
 | |
| )
 | |
| *41 (RefLabelColHdr
 | |
| tm "RefLabelColHdrMgr"
 | |
| )
 | |
| *42 (RowExpandColHdr
 | |
| tm "RowExpandColHdrMgr"
 | |
| )
 | |
| *43 (GroupColHdr
 | |
| tm "GroupColHdrMgr"
 | |
| )
 | |
| *44 (NameColHdr
 | |
| tm "GenericNameColHdrMgr"
 | |
| )
 | |
| *45 (TypeColHdr
 | |
| tm "GenericTypeColHdrMgr"
 | |
| )
 | |
| *46 (InitColHdr
 | |
| tm "GenericValueColHdrMgr"
 | |
| )
 | |
| *47 (PragmaColHdr
 | |
| tm "GenericPragmaColHdrMgr"
 | |
| )
 | |
| *48 (EolColHdr
 | |
| tm "GenericEolColHdrMgr"
 | |
| )
 | |
| *49 (LogGeneric
 | |
| generic (GiElement
 | |
| name "adderBitNb"
 | |
| type "positive"
 | |
| value "32"
 | |
| )
 | |
| uid 134,0
 | |
| )
 | |
| *50 (LogGeneric
 | |
| generic (GiElement
 | |
| name "clockFrequency"
 | |
| type "real"
 | |
| value "60.0E6"
 | |
| )
 | |
| uid 333,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| pdm (PhysicalDM
 | |
| displayShortBounds 1
 | |
| editShortBounds 1
 | |
| uid 97,0
 | |
| optionalChildren [
 | |
| *51 (Sheet
 | |
| sheetRow (SheetRow
 | |
| headerVa (MVa
 | |
| cellColor "49152,49152,49152"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| cellVa (MVa
 | |
| cellColor "65535,65535,65535"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| groupVa (MVa
 | |
| cellColor "39936,56832,65280"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| )
 | |
| emptyMRCItem *52 (MRCItem
 | |
| litem &37
 | |
| pos 2
 | |
| dimension 20
 | |
| )
 | |
| uid 99,0
 | |
| optionalChildren [
 | |
| *53 (MRCItem
 | |
| litem &38
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 100,0
 | |
| )
 | |
| *54 (MRCItem
 | |
| litem &39
 | |
| pos 1
 | |
| dimension 23
 | |
| uid 101,0
 | |
| )
 | |
| *55 (MRCItem
 | |
| litem &40
 | |
| pos 2
 | |
| hidden 1
 | |
| dimension 20
 | |
| uid 102,0
 | |
| )
 | |
| *56 (MRCItem
 | |
| litem &49
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 135,0
 | |
| )
 | |
| *57 (MRCItem
 | |
| litem &50
 | |
| pos 1
 | |
| dimension 20
 | |
| uid 334,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| sheetCol (SheetCol
 | |
| propVa (MVa
 | |
| cellColor "0,49152,49152"
 | |
| fontColor "0,0,0"
 | |
| font "Tahoma,10,0"
 | |
| textAngle 90
 | |
| )
 | |
| uid 103,0
 | |
| optionalChildren [
 | |
| *58 (MRCItem
 | |
| litem &41
 | |
| pos 0
 | |
| dimension 20
 | |
| uid 104,0
 | |
| )
 | |
| *59 (MRCItem
 | |
| litem &43
 | |
| pos 1
 | |
| dimension 50
 | |
| uid 105,0
 | |
| )
 | |
| *60 (MRCItem
 | |
| litem &44
 | |
| pos 2
 | |
| dimension 100
 | |
| uid 106,0
 | |
| )
 | |
| *61 (MRCItem
 | |
| litem &45
 | |
| pos 3
 | |
| dimension 100
 | |
| uid 107,0
 | |
| )
 | |
| *62 (MRCItem
 | |
| litem &46
 | |
| pos 4
 | |
| dimension 50
 | |
| uid 108,0
 | |
| )
 | |
| *63 (MRCItem
 | |
| litem &47
 | |
| pos 5
 | |
| dimension 50
 | |
| uid 109,0
 | |
| )
 | |
| *64 (MRCItem
 | |
| litem &48
 | |
| pos 6
 | |
| dimension 80
 | |
| uid 110,0
 | |
| )
 | |
| ]
 | |
| )
 | |
| fixedCol 3
 | |
| fixedRow 2
 | |
| name "Ports"
 | |
| uid 98,0
 | |
| vaOverrides [
 | |
| ]
 | |
| )
 | |
| ]
 | |
| )
 | |
| uid 84,0
 | |
| type 1
 | |
| )
 | |
| VExpander (VariableExpander
 | |
| vvMap [
 | |
| (vvPair
 | |
| variable " "
 | |
| value " "
 | |
| )
 | |
| (vvPair
 | |
| variable "HDLDir"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hdl"
 | |
| )
 | |
| (vvPair
 | |
| variable "HDSDir"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds"
 | |
| )
 | |
| (vvPair
 | |
| variable "SideDataDesignDir"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallel@adder_tester\\interface.info"
 | |
| )
 | |
| (vvPair
 | |
| variable "SideDataUserDir"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallel@adder_tester\\interface.user"
 | |
| )
 | |
| (vvPair
 | |
| variable "SourceDir"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds"
 | |
| )
 | |
| (vvPair
 | |
| variable "appl"
 | |
| value "HDL Designer"
 | |
| )
 | |
| (vvPair
 | |
| variable "arch_name"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "asm_file"
 | |
| value "beamer.asm"
 | |
| )
 | |
| (vvPair
 | |
| variable "concat_file"
 | |
| value "concatenated"
 | |
| )
 | |
| (vvPair
 | |
| variable "config"
 | |
| value "%(unit)_%(view)_config"
 | |
| )
 | |
| (vvPair
 | |
| variable "d"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallel@adder_tester"
 | |
| )
 | |
| (vvPair
 | |
| variable "d_logical"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallelAdder_tester"
 | |
| )
 | |
| (vvPair
 | |
| variable "date"
 | |
| value "28.04.2023"
 | |
| )
 | |
| (vvPair
 | |
| variable "day"
 | |
| value "ven."
 | |
| )
 | |
| (vvPair
 | |
| variable "day_long"
 | |
| value "vendredi"
 | |
| )
 | |
| (vvPair
 | |
| variable "dd"
 | |
| value "28"
 | |
| )
 | |
| (vvPair
 | |
| variable "designName"
 | |
| value "$DESIGN_NAME"
 | |
| )
 | |
| (vvPair
 | |
| variable "entity_name"
 | |
| value "parallelAdder_tester"
 | |
| )
 | |
| (vvPair
 | |
| variable "ext"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "f"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "f_logical"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "f_noext"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "graphical_source_author"
 | |
| value "axel.amand"
 | |
| )
 | |
| (vvPair
 | |
| variable "graphical_source_date"
 | |
| value "28.04.2023"
 | |
| )
 | |
| (vvPair
 | |
| variable "graphical_source_group"
 | |
| value "UNKNOWN"
 | |
| )
 | |
| (vvPair
 | |
| variable "graphical_source_host"
 | |
| value "WE7860"
 | |
| )
 | |
| (vvPair
 | |
| variable "graphical_source_time"
 | |
| value "15:19:47"
 | |
| )
 | |
| (vvPair
 | |
| variable "group"
 | |
| value "UNKNOWN"
 | |
| )
 | |
| (vvPair
 | |
| variable "host"
 | |
| value "WE7860"
 | |
| )
 | |
| (vvPair
 | |
| variable "language"
 | |
| value "VHDL"
 | |
| )
 | |
| (vvPair
 | |
| variable "library"
 | |
| value "pipelinedOperators_test"
 | |
| )
 | |
| (vvPair
 | |
| variable "library_downstream_ModelSimCompiler"
 | |
| value "$SCRATCH_DIR/PipelinedOperators_test"
 | |
| )
 | |
| (vvPair
 | |
| variable "mm"
 | |
| value "04"
 | |
| )
 | |
| (vvPair
 | |
| variable "module_name"
 | |
| value "parallelAdder_tester"
 | |
| )
 | |
| (vvPair
 | |
| variable "month"
 | |
| value "avr."
 | |
| )
 | |
| (vvPair
 | |
| variable "month_long"
 | |
| value "avril"
 | |
| )
 | |
| (vvPair
 | |
| variable "p"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallel@adder_tester\\interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "p_logical"
 | |
| value "C:\\dev\\sem-labs\\10-PipelinedOperators\\Prefs\\..\\PipelinedOperators_test\\hds\\parallelAdder_tester\\interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "package_name"
 | |
| value "<Undefined Variable>"
 | |
| )
 | |
| (vvPair
 | |
| variable "project_name"
 | |
| value "hds"
 | |
| )
 | |
| (vvPair
 | |
| variable "series"
 | |
| value "HDL Designer Series"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_ADMS"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_AsmPath"
 | |
| value "$HEI_LIBS_DIR/NanoBlaze/hdl"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_DesignCompilerPath"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_HDSPath"
 | |
| value "$HDS_HOME"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_ISEBinPath"
 | |
| value "$ISE_HOME"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_ISEPath"
 | |
| value "$ISE_WORK_DIR"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_LeonardoPath"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_ModelSimPath"
 | |
| value "/usr/opt/Modelsim/modeltech/bin"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_NC"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_PrecisionRTLPath"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_QuestaSimPath"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "task_VCSPath"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "this_ext"
 | |
| value "<TBD>"
 | |
| )
 | |
| (vvPair
 | |
| variable "this_file"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "this_file_logical"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "time"
 | |
| value "15:19:47"
 | |
| )
 | |
| (vvPair
 | |
| variable "unit"
 | |
| value "parallelAdder_tester"
 | |
| )
 | |
| (vvPair
 | |
| variable "user"
 | |
| value "axel.amand"
 | |
| )
 | |
| (vvPair
 | |
| variable "version"
 | |
| value "2019.2 (Build 5)"
 | |
| )
 | |
| (vvPair
 | |
| variable "view"
 | |
| value "interface"
 | |
| )
 | |
| (vvPair
 | |
| variable "year"
 | |
| value "2023"
 | |
| )
 | |
| (vvPair
 | |
| variable "yy"
 | |
| value "23"
 | |
| )
 | |
| ]
 | |
| )
 | |
| LanguageMgr "VhdlLangMgr"
 | |
| uid 54,0
 | |
| optionalChildren [
 | |
| *65 (SymbolBody
 | |
| uid 8,0
 | |
| optionalChildren [
 | |
| *66 (CptPort
 | |
| uid 358,0
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| uid 359,0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "46625,5250,47375,6000"
 | |
| )
 | |
| tg (CPTG
 | |
| uid 360,0
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "RightVerticalLayoutStrategy"
 | |
| f (Text
 | |
| uid 361,0
 | |
| ro 270
 | |
| va (VaSet
 | |
| font "Verdana,12,0"
 | |
| )
 | |
| xt "46300,7000,47700,8600"
 | |
| st "a"
 | |
| ju 2
 | |
| blo "47500,7000"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| uid 362,0
 | |
| va (VaSet
 | |
| font "Courier New,8,0"
 | |
| )
 | |
| xt "44000,3400,69000,4200"
 | |
| st "a    : OUT    signed (adderBitNb-1 DOWNTO 0) ;
 | |
| "
 | |
| )
 | |
| thePort (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "a"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 1
 | |
| suid 21,0
 | |
| )
 | |
| )
 | |
| )
 | |
| *67 (CptPort
 | |
| uid 363,0
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| uid 364,0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "44625,5250,45375,6000"
 | |
| )
 | |
| tg (CPTG
 | |
| uid 365,0
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "RightVerticalLayoutStrategy"
 | |
| f (Text
 | |
| uid 366,0
 | |
| ro 270
 | |
| va (VaSet
 | |
| font "Verdana,12,0"
 | |
| )
 | |
| xt "44300,7000,45700,8600"
 | |
| st "b"
 | |
| ju 2
 | |
| blo "45500,7000"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| uid 367,0
 | |
| va (VaSet
 | |
| font "Courier New,8,0"
 | |
| )
 | |
| xt "44000,4200,69000,5000"
 | |
| st "b    : OUT    signed (adderBitNb-1 DOWNTO 0) ;
 | |
| "
 | |
| )
 | |
| thePort (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "b"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 2
 | |
| suid 22,0
 | |
| )
 | |
| )
 | |
| )
 | |
| *68 (CptPort
 | |
| uid 368,0
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| uid 369,0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "42625,5250,43375,6000"
 | |
| )
 | |
| tg (CPTG
 | |
| uid 370,0
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "RightVerticalLayoutStrategy"
 | |
| f (Text
 | |
| uid 371,0
 | |
| ro 270
 | |
| va (VaSet
 | |
| font "Verdana,12,0"
 | |
| )
 | |
| xt "42300,7000,43700,9700"
 | |
| st "cIn"
 | |
| ju 2
 | |
| blo "43500,7000"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| uid 372,0
 | |
| va (VaSet
 | |
| font "Courier New,8,0"
 | |
| )
 | |
| xt "44000,5000,58000,5800"
 | |
| st "cIn  : OUT    std_ulogic 
 | |
| "
 | |
| )
 | |
| thePort (LogicalPort
 | |
| m 1
 | |
| decl (Decl
 | |
| n "cIn"
 | |
| t "std_ulogic"
 | |
| o 3
 | |
| suid 23,0
 | |
| )
 | |
| )
 | |
| )
 | |
| *69 (CptPort
 | |
| uid 373,0
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| uid 374,0
 | |
| ro 180
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "22625,5250,23375,6000"
 | |
| )
 | |
| tg (CPTG
 | |
| uid 375,0
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "RightVerticalLayoutStrategy"
 | |
| f (Text
 | |
| uid 376,0
 | |
| ro 270
 | |
| va (VaSet
 | |
| font "Verdana,12,0"
 | |
| )
 | |
| xt "22300,7000,23700,10700"
 | |
| st "cOut"
 | |
| ju 2
 | |
| blo "23500,7000"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| uid 377,0
 | |
| va (VaSet
 | |
| font "Courier New,8,0"
 | |
| )
 | |
| xt "44000,1800,59000,2600"
 | |
| st "cOut : IN     std_ulogic  ;
 | |
| "
 | |
| )
 | |
| thePort (LogicalPort
 | |
| decl (Decl
 | |
| n "cOut"
 | |
| t "std_ulogic"
 | |
| o 4
 | |
| suid 24,0
 | |
| )
 | |
| )
 | |
| )
 | |
| *70 (CptPort
 | |
| uid 378,0
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| uid 379,0
 | |
| ro 180
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "32625,5250,33375,6000"
 | |
| )
 | |
| tg (CPTG
 | |
| uid 380,0
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "RightVerticalLayoutStrategy"
 | |
| f (Text
 | |
| uid 381,0
 | |
| ro 270
 | |
| va (VaSet
 | |
| font "Verdana,12,0"
 | |
| )
 | |
| xt "32300,7000,33700,10400"
 | |
| st "sum"
 | |
| ju 2
 | |
| blo "33500,7000"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| uid 382,0
 | |
| va (VaSet
 | |
| font "Courier New,8,0"
 | |
| )
 | |
| xt "44000,2600,69000,3400"
 | |
| st "sum  : IN     signed (adderBitNb-1 DOWNTO 0) ;
 | |
| "
 | |
| )
 | |
| thePort (LogicalPort
 | |
| decl (Decl
 | |
| n "sum"
 | |
| t "signed"
 | |
| b "(adderBitNb-1 DOWNTO 0)"
 | |
| o 5
 | |
| suid 25,0
 | |
| )
 | |
| )
 | |
| )
 | |
| ]
 | |
| shape (Rectangle
 | |
| uid 9,0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| lineColor "0,32896,0"
 | |
| lineWidth 2
 | |
| )
 | |
| xt "15000,6000,55000,14000"
 | |
| )
 | |
| biTextGroup (BiTextGroup
 | |
| uid 10,0
 | |
| ps "CenterOffsetStrategy"
 | |
| stg "VerticalLayoutStrategy"
 | |
| first (Text
 | |
| uid 11,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "28450,9000,41550,10000"
 | |
| st "pipelinedOperators_test"
 | |
| blo "28450,9800"
 | |
| )
 | |
| second (Text
 | |
| uid 12,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "28450,10000,39650,11000"
 | |
| st "parallelAdder_tester"
 | |
| blo "28450,10800"
 | |
| )
 | |
| )
 | |
| gi *71 (GenericInterface
 | |
| uid 13,0
 | |
| ps "CenterOffsetStrategy"
 | |
| matrix (Matrix
 | |
| uid 14,0
 | |
| text (MLText
 | |
| uid 15,0
 | |
| va (VaSet
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| xt "11000,6000,25400,10000"
 | |
| st "Generic Declarations
 | |
| 
 | |
| adderBitNb     positive 32      
 | |
| clockFrequency real     60.0E6  "
 | |
| )
 | |
| header "Generic Declarations"
 | |
| showHdrWhenContentsEmpty 1
 | |
| )
 | |
| elements [
 | |
| (GiElement
 | |
| name "adderBitNb"
 | |
| type "positive"
 | |
| value "32"
 | |
| )
 | |
| (GiElement
 | |
| name "clockFrequency"
 | |
| type "real"
 | |
| value "60.0E6"
 | |
| )
 | |
| ]
 | |
| )
 | |
| portInstanceVisAsIs 1
 | |
| portInstanceVis (PortSigDisplay
 | |
| sTC 0
 | |
| sF 0
 | |
| )
 | |
| portVis (PortSigDisplay
 | |
| sTC 0
 | |
| sF 0
 | |
| )
 | |
| )
 | |
| ]
 | |
| bg "65535,65535,65535"
 | |
| grid (Grid
 | |
| origin "0,0"
 | |
| isVisible 1
 | |
| isActive 1
 | |
| xSpacing 1000
 | |
| xySpacing 1000
 | |
| xShown 1
 | |
| yShown 1
 | |
| color "26368,26368,26368"
 | |
| )
 | |
| packageList *72 (PackageList
 | |
| uid 16,0
 | |
| stg "VerticalLayoutStrategy"
 | |
| textVec [
 | |
| *73 (Text
 | |
| uid 17,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "0,0,6500,900"
 | |
| st "Package List"
 | |
| blo "0,700"
 | |
| )
 | |
| *74 (MLText
 | |
| uid 18,0
 | |
| va (VaSet
 | |
| )
 | |
| xt "0,1000,17500,4600"
 | |
| st "LIBRARY ieee;
 | |
|   USE ieee.std_logic_1164.all;
 | |
|   USE ieee.numeric_std.ALL;"
 | |
| tm "PackageList"
 | |
| )
 | |
| ]
 | |
| )
 | |
| windowSize "72,45,1089,735"
 | |
| viewArea "-500,-500,71299,48094"
 | |
| cachedDiagramExtent "0,0,69000,14000"
 | |
| hasePageBreakOrigin 1
 | |
| pageBreakOrigin "0,0"
 | |
| defaultCommentText (CommentText
 | |
| shape (Rectangle
 | |
| layer 0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "65280,65280,46080"
 | |
| lineColor "0,0,32768"
 | |
| )
 | |
| xt "0,0,15000,5000"
 | |
| )
 | |
| text (MLText
 | |
| va (VaSet
 | |
| fg "0,0,32768"
 | |
| )
 | |
| xt "200,200,3200,1400"
 | |
| st "
 | |
| Text
 | |
| "
 | |
| tm "CommentText"
 | |
| wrapOption 3
 | |
| visibleHeight 4600
 | |
| visibleWidth 14600
 | |
| )
 | |
| )
 | |
| defaultRequirementText (RequirementText
 | |
| shape (ZoomableIcon
 | |
| layer 0
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "59904,39936,65280"
 | |
| lineColor "0,0,32768"
 | |
| )
 | |
| xt "0,0,1500,1750"
 | |
| iconName "reqTracerRequirement.bmp"
 | |
| iconMaskName "reqTracerRequirement.msk"
 | |
| )
 | |
| autoResize 1
 | |
| text (MLText
 | |
| va (VaSet
 | |
| fg "0,0,32768"
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| xt "450,2150,1450,3150"
 | |
| st "
 | |
| Text
 | |
| "
 | |
| tm "RequirementText"
 | |
| wrapOption 3
 | |
| visibleHeight 1350
 | |
| visibleWidth 1100
 | |
| )
 | |
| )
 | |
| defaultPanel (Panel
 | |
| shape (RectFrame
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "65535,65535,65535"
 | |
| lineColor "32768,0,0"
 | |
| lineWidth 3
 | |
| )
 | |
| xt "0,0,20000,20000"
 | |
| )
 | |
| title (TextAssociate
 | |
| ps "TopLeftStrategy"
 | |
| text (Text
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "1000,1000,3800,2000"
 | |
| st "Panel0"
 | |
| blo "1000,1800"
 | |
| tm "PanelText"
 | |
| )
 | |
| )
 | |
| )
 | |
| parentGraphicsRef (HdmGraphicsRef
 | |
| libraryName "PipelinedOperators_test"
 | |
| entityName "parallelAdder_tb"
 | |
| viewName "struct.bd"
 | |
| )
 | |
| defaultSymbolBody (SymbolBody
 | |
| shape (Rectangle
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| lineColor "0,32896,0"
 | |
| lineWidth 2
 | |
| )
 | |
| xt "15000,6000,33000,26000"
 | |
| )
 | |
| biTextGroup (BiTextGroup
 | |
| ps "CenterOffsetStrategy"
 | |
| stg "VerticalLayoutStrategy"
 | |
| first (Text
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "22200,15000,25800,16000"
 | |
| st "<library>"
 | |
| blo "22200,15800"
 | |
| )
 | |
| second (Text
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "22200,16000,24800,17000"
 | |
| st "<cell>"
 | |
| blo "22200,16800"
 | |
| )
 | |
| )
 | |
| gi *75 (GenericInterface
 | |
| ps "CenterOffsetStrategy"
 | |
| matrix (Matrix
 | |
| text (MLText
 | |
| va (VaSet
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| xt "0,12000,9700,13000"
 | |
| st "Generic Declarations"
 | |
| )
 | |
| header "Generic Declarations"
 | |
| showHdrWhenContentsEmpty 1
 | |
| )
 | |
| elements [
 | |
| ]
 | |
| )
 | |
| portInstanceVisAsIs 1
 | |
| portInstanceVis (PortSigDisplay
 | |
| sIVOD 1
 | |
| )
 | |
| portVis (PortSigDisplay
 | |
| sIVOD 1
 | |
| )
 | |
| )
 | |
| defaultCptPort (CptPort
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Triangle
 | |
| ro 90
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "0,65535,0"
 | |
| )
 | |
| xt "0,0,750,750"
 | |
| )
 | |
| tg (CPTG
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "VerticalLayoutStrategy"
 | |
| f (Text
 | |
| va (VaSet
 | |
| )
 | |
| xt "0,750,1400,1750"
 | |
| st "In0"
 | |
| blo "0,1550"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| va (VaSet
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| )
 | |
| thePort (LogicalPort
 | |
| decl (Decl
 | |
| n "In0"
 | |
| t "std_logic_vector"
 | |
| b "(15 DOWNTO 0)"
 | |
| o 0
 | |
| )
 | |
| )
 | |
| )
 | |
| defaultCptPortBuffer (CptPort
 | |
| ps "OnEdgeStrategy"
 | |
| shape (Diamond
 | |
| va (VaSet
 | |
| vasetType 1
 | |
| fg "65535,65535,65535"
 | |
| bg "0,0,0"
 | |
| )
 | |
| xt "0,0,750,750"
 | |
| )
 | |
| tg (CPTG
 | |
| ps "CptPortTextPlaceStrategy"
 | |
| stg "VerticalLayoutStrategy"
 | |
| f (Text
 | |
| va (VaSet
 | |
| )
 | |
| xt "0,750,2800,1750"
 | |
| st "Buffer0"
 | |
| blo "0,1550"
 | |
| tm "CptPortNameMgr"
 | |
| )
 | |
| )
 | |
| dt (MLText
 | |
| va (VaSet
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| )
 | |
| thePort (LogicalPort
 | |
| m 3
 | |
| decl (Decl
 | |
| n "Buffer0"
 | |
| t "std_logic_vector"
 | |
| b "(15 DOWNTO 0)"
 | |
| o 0
 | |
| )
 | |
| )
 | |
| )
 | |
| DeclarativeBlock *76 (SymDeclBlock
 | |
| uid 1,0
 | |
| stg "SymDeclLayoutStrategy"
 | |
| declLabel (Text
 | |
| uid 2,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "42000,0,48500,900"
 | |
| st "Declarations"
 | |
| blo "42000,700"
 | |
| )
 | |
| portLabel (Text
 | |
| uid 3,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "42000,900,45000,1800"
 | |
| st "Ports:"
 | |
| blo "42000,1600"
 | |
| )
 | |
| externalLabel (Text
 | |
| uid 4,0
 | |
| va (VaSet
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "42000,5800,44500,6700"
 | |
| st "User:"
 | |
| blo "42000,6500"
 | |
| )
 | |
| internalLabel (Text
 | |
| uid 6,0
 | |
| va (VaSet
 | |
| isHidden 1
 | |
| font "Verdana,8,1"
 | |
| )
 | |
| xt "42000,0,49500,900"
 | |
| st "Internal User:"
 | |
| blo "42000,700"
 | |
| )
 | |
| externalText (MLText
 | |
| uid 5,0
 | |
| va (VaSet
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| xt "44000,6700,44000,6700"
 | |
| tm "SyDeclarativeTextMgr"
 | |
| )
 | |
| internalText (MLText
 | |
| uid 7,0
 | |
| va (VaSet
 | |
| isHidden 1
 | |
| font "Verdana,8,0"
 | |
| )
 | |
| xt "42000,0,42000,0"
 | |
| tm "SyDeclarativeTextMgr"
 | |
| )
 | |
| )
 | |
| lastUid 392,0
 | |
| activeModelName "Symbol:GEN"
 | |
| )
 |