mirror of
https://github.com/Klagarge/Cursor.git
synced 2025-06-26 12:22:31 +00:00
Initial commit
This commit is contained in:
37
Libs/Memory/hdl/fifo_oneRegister_rtl.vhd
Normal file
37
Libs/Memory/hdl/fifo_oneRegister_rtl.vhd
Normal file
@ -0,0 +1,37 @@
|
||||
architecture oneRegister of FIFO_oneRegister is
|
||||
|
||||
signal dataRegister: std_ulogic_vector(dataIn'range);
|
||||
|
||||
begin
|
||||
|
||||
writeReg: process(reset, clock)
|
||||
begin
|
||||
if reset = '1' then
|
||||
dataRegister <= (others => '0');
|
||||
elsif rising_edge(clock) then
|
||||
if write = '1' then
|
||||
dataRegister <= dataIn;
|
||||
end if;
|
||||
end if;
|
||||
end process writeReg;
|
||||
|
||||
dataOut <= dataRegister;
|
||||
|
||||
manageFlags: process(reset, clock)
|
||||
begin
|
||||
if reset = '1' then
|
||||
empty <= '1';
|
||||
full <= '0';
|
||||
elsif rising_edge(clock) then
|
||||
if write = '1' then
|
||||
empty <= '0';
|
||||
full <= '1';
|
||||
elsif read = '1' then
|
||||
empty <= '1';
|
||||
full <= '0';
|
||||
end if;
|
||||
end if;
|
||||
end process manageFlags;
|
||||
|
||||
end oneRegister;
|
||||
|
Reference in New Issue
Block a user